blob: 9cd0745625e0be3761d06540e73df8e3dfdaaf51 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Simon Glass52c365f2016-03-11 22:07:27 -07002/*
3 * Copyright (c) 2012 The Chromium OS Authors.
Simon Glass52c365f2016-03-11 22:07:27 -07004 */
5
6#include <common.h>
7#include <dm.h>
8#include <errno.h>
9#include <fdtdec.h>
Simon Glass0f2af882020-05-10 11:40:05 -060010#include <log.h>
Simon Glass52c365f2016-03-11 22:07:27 -070011#include <pch.h>
12#include <pci.h>
Simon Glass61e4f492016-10-05 20:42:09 -060013#include <syscon.h>
Simon Glass52c365f2016-03-11 22:07:27 -070014#include <asm/cpu.h>
15#include <asm/gpio.h>
16#include <asm/io.h>
17#include <asm/pci.h>
18#include <asm/arch/gpio.h>
19#include <dt-bindings/gpio/x86-gpio.h>
20
21DECLARE_GLOBAL_DATA_PTR;
22
23/**
24 * struct broadwell_bank_priv - Private driver data
25 *
26 * @regs: Pointer to GPIO registers
27 * @bank: Bank number for this bank (0, 1 or 2)
28 * @offset: GPIO offset for this bank (0, 32 or 64)
29 */
30struct broadwell_bank_priv {
31 struct pch_lp_gpio_regs *regs;
32 int bank;
33 int offset;
34};
35
36static int broadwell_gpio_request(struct udevice *dev, unsigned offset,
37 const char *label)
38{
39 struct broadwell_bank_priv *priv = dev_get_priv(dev);
40 struct pch_lp_gpio_regs *regs = priv->regs;
41 u32 val;
42
43 /*
44 * Make sure that the GPIO pin we want isn't already in use for some
45 * built-in hardware function. We have to check this for every
46 * requested pin.
47 */
48 debug("%s: request bank %d offset %d: ", __func__, priv->bank, offset);
49 val = inl(&regs->own[priv->bank]);
50 if (!(val & (1UL << offset))) {
51 debug("gpio is reserved for internal use\n");
52 return -EPERM;
53 }
54 debug("ok\n");
55
56 return 0;
57}
58
59static int broadwell_gpio_direction_input(struct udevice *dev, unsigned offset)
60{
61 struct broadwell_bank_priv *priv = dev_get_priv(dev);
62 struct pch_lp_gpio_regs *regs = priv->regs;
63
64 setio_32(&regs->config[priv->offset + offset], CONFA_DIR_INPUT);
65
66 return 0;
67}
68
69static int broadwell_gpio_get_value(struct udevice *dev, unsigned offset)
70{
71 struct broadwell_bank_priv *priv = dev_get_priv(dev);
72 struct pch_lp_gpio_regs *regs = priv->regs;
73
74 return inl(&regs->config[priv->offset + offset]) & CONFA_LEVEL_HIGH ?
75 1 : 0;
76}
77
78static int broadwell_gpio_set_value(struct udevice *dev, unsigned offset,
79 int value)
80{
81 struct broadwell_bank_priv *priv = dev_get_priv(dev);
82 struct pch_lp_gpio_regs *regs = priv->regs;
83
84 debug("%s: dev=%s, offset=%d, value=%d\n", __func__, dev->name, offset,
85 value);
86 clrsetio_32(&regs->config[priv->offset + offset], CONFA_OUTPUT_HIGH,
87 value ? CONFA_OUTPUT_HIGH : 0);
88
89 return 0;
90}
91
92static int broadwell_gpio_direction_output(struct udevice *dev, unsigned offset,
93 int value)
94{
95 struct broadwell_bank_priv *priv = dev_get_priv(dev);
96 struct pch_lp_gpio_regs *regs = priv->regs;
97
98 broadwell_gpio_set_value(dev, offset, value);
99 clrio_32(&regs->config[priv->offset + offset], CONFA_DIR_INPUT);
100
101 return 0;
102}
103
104static int broadwell_gpio_get_function(struct udevice *dev, unsigned offset)
105{
106 struct broadwell_bank_priv *priv = dev_get_priv(dev);
107 struct pch_lp_gpio_regs *regs = priv->regs;
108 u32 mask = 1UL << offset;
109
110 if (!(inl(&regs->own[priv->bank]) & mask))
111 return GPIOF_FUNC;
112 if (inl(&regs->config[priv->offset + offset]) & CONFA_DIR_INPUT)
113 return GPIOF_INPUT;
114 else
115 return GPIOF_OUTPUT;
116}
117
118static int broadwell_gpio_probe(struct udevice *dev)
119{
Simon Glassfa20e932020-12-03 16:55:20 -0700120 struct broadwell_bank_platdata *plat = dev_get_plat(dev);
Simon Glass52c365f2016-03-11 22:07:27 -0700121 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
122 struct broadwell_bank_priv *priv = dev_get_priv(dev);
Simon Glass61e4f492016-10-05 20:42:09 -0600123 struct udevice *pinctrl;
124 int ret;
125
126 /* Set up pin control if available */
127 ret = syscon_get_by_driver_data(X86_SYSCON_PINCONF, &pinctrl);
128 debug("%s, pinctrl=%p, ret=%d\n", __func__, pinctrl, ret);
Simon Glass52c365f2016-03-11 22:07:27 -0700129
130 uc_priv->gpio_count = GPIO_PER_BANK;
131 uc_priv->bank_name = plat->bank_name;
132
133 priv->regs = (struct pch_lp_gpio_regs *)(uintptr_t)plat->base_addr;
134 priv->bank = plat->bank;
135 priv->offset = priv->bank * 32;
136 debug("%s: probe done, regs %p, bank %d\n", __func__, priv->regs,
137 priv->bank);
138
139 return 0;
140}
141
Simon Glassaad29ae2020-12-03 16:55:21 -0700142static int broadwell_gpio_of_to_plat(struct udevice *dev)
Simon Glass52c365f2016-03-11 22:07:27 -0700143{
Simon Glassfa20e932020-12-03 16:55:20 -0700144 struct broadwell_bank_platdata *plat = dev_get_plat(dev);
Simon Glass52c365f2016-03-11 22:07:27 -0700145 u32 gpiobase;
146 int bank;
147 int ret;
148
149 ret = pch_get_gpio_base(dev->parent, &gpiobase);
150 if (ret)
151 return ret;
152
Simon Glassdd79d6e2017-01-17 16:52:55 -0700153 bank = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), "reg", -1);
Simon Glass52c365f2016-03-11 22:07:27 -0700154 if (bank == -1) {
155 debug("%s: Invalid bank number %d\n", __func__, bank);
156 return -EINVAL;
157 }
158 plat->bank = bank;
159 plat->base_addr = gpiobase;
Simon Glassdd79d6e2017-01-17 16:52:55 -0700160 plat->bank_name = fdt_getprop(gd->fdt_blob, dev_of_offset(dev),
Simon Glass52c365f2016-03-11 22:07:27 -0700161 "bank-name", NULL);
162
163 return 0;
164}
165
Simon Glass52c365f2016-03-11 22:07:27 -0700166static const struct dm_gpio_ops gpio_broadwell_ops = {
167 .request = broadwell_gpio_request,
168 .direction_input = broadwell_gpio_direction_input,
169 .direction_output = broadwell_gpio_direction_output,
170 .get_value = broadwell_gpio_get_value,
171 .set_value = broadwell_gpio_set_value,
172 .get_function = broadwell_gpio_get_function,
Simon Glass52c365f2016-03-11 22:07:27 -0700173};
174
175static const struct udevice_id intel_broadwell_gpio_ids[] = {
176 { .compatible = "intel,broadwell-gpio" },
177 { }
178};
179
180U_BOOT_DRIVER(gpio_broadwell) = {
181 .name = "gpio_broadwell",
182 .id = UCLASS_GPIO,
183 .of_match = intel_broadwell_gpio_ids,
184 .ops = &gpio_broadwell_ops,
Simon Glassaad29ae2020-12-03 16:55:21 -0700185 .of_to_plat = broadwell_gpio_of_to_plat,
Simon Glass52c365f2016-03-11 22:07:27 -0700186 .probe = broadwell_gpio_probe,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700187 .priv_auto = sizeof(struct broadwell_bank_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700188 .plat_auto = sizeof(struct broadwell_bank_platdata),
Simon Glass52c365f2016-03-11 22:07:27 -0700189};