blob: 51c47a8221b9cb5d1eb48aec372679ac477fedbe [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01002/*
Wolfgang Denk291ba1b2010-10-06 09:05:45 +02003 * (C) Copyright 2006-2010
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01005 */
6
7/*
8 * mpc8349emds board configuration file
9 *
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010015/*
16 * High Level Configuration Options
17 */
18#define CONFIG_E300 1 /* E300 Family */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010019
Joe Hershberger94c50332011-10-11 23:57:14 -050020#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
22#define CONFIG_SYS_MEMTEST_END 0x00100000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010023
24/*
25 * DDR Setup
26 */
Xie Xiaobo800b7532007-02-14 18:26:44 +080027#define CONFIG_DDR_ECC /* support DDR ECC function */
Marian Balakowicz52ee4bd2006-03-16 15:19:35 +010028#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010029#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
30
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010031/*
York Sund297d392016-12-28 08:43:40 -080032 * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver
33 * unselect it to use old spd_sdram.c
York Sunc3c301e2011-08-26 11:32:45 -070034 */
York Sunc3c301e2011-08-26 11:32:45 -070035#define CONFIG_SYS_SPD_BUS_NUM 0
36#define SPD_EEPROM_ADDRESS1 0x52
37#define SPD_EEPROM_ADDRESS2 0x51
York Sunc3c301e2011-08-26 11:32:45 -070038#define CONFIG_DIMM_SLOTS_PER_CTLR 2
39#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
40#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
41#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
York Sunc3c301e2011-08-26 11:32:45 -070042
43/*
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010044 * 32-bit data path mode.
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020045 *
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010046 * Please note that using this mode for devices with the real density of 64-bit
47 * effectively reduces the amount of available memory due to the effect of
48 * wrapping around while translating address to row/columns, for example in the
49 * 256MB module the upper 128MB get aliased with contents of the lower
50 * 128MB); normally this define should be used for devices with real 32-bit
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020051 * data path.
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010052 */
53#undef CONFIG_DDR_32BIT
54
Joe Hershberger94c50332011-10-11 23:57:14 -050055#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
56#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger94c50332011-10-11 23:57:14 -050058#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
59 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010060#undef CONFIG_DDR_2T_TIMING
61
Xie Xiaobo800b7532007-02-14 18:26:44 +080062/*
63 * DDRCDR - DDR Control Driver Register
64 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobo800b7532007-02-14 18:26:44 +080066
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010067#if defined(CONFIG_SPD_EEPROM)
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010068/*
69 * Determine DDR configuration from I2C interface.
70 */
71#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
72#else
73/*
74 * Manually set up DDR parameters
75 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaobo800b7532007-02-14 18:26:44 +080077#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger94c50332011-10-11 23:57:14 -050079#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
Joe Hershberger94c50332011-10-11 23:57:14 -050081#define CONFIG_SYS_DDR_TIMING_0 0x00220802
82#define CONFIG_SYS_DDR_TIMING_1 0x38357322
83#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
84#define CONFIG_SYS_DDR_TIMING_3 0x00000000
85#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_DDR_MODE 0x47d00432
87#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger94c50332011-10-11 23:57:14 -050088#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
90#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaobo800b7532007-02-14 18:26:44 +080091#else
Joe Hershberger5ade3902011-10-11 23:57:31 -050092#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
Joe Hershberger94c50332011-10-11 23:57:14 -050093 | CSCONFIG_ROW_BIT_13 \
94 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_DDR_TIMING_1 0x36332321
96#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger94c50332011-10-11 23:57:14 -050097#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010099
100#if defined(CONFIG_DDR_32BIT)
101/* set burst length to 8 for 32-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -0500102 /* DLL,normal,seq,4/2.5, 8 burst len */
103#define CONFIG_SYS_DDR_MODE 0x00000023
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100104#else
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100105/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -0500106 /* DLL,normal,seq,4/2.5, 4 burst len */
107#define CONFIG_SYS_DDR_MODE 0x00000022
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100108#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100109#endif
Xie Xiaobo800b7532007-02-14 18:26:44 +0800110#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100111
112/*
113 * SDRAM on the Local Bus
114 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
116#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100117
118/*
119 * FLASH on the Local Bus
120 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger94c50332011-10-11 23:57:14 -0500122#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100123
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500124
Joe Hershberger94c50332011-10-11 23:57:14 -0500125#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
126#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#undef CONFIG_SYS_FLASH_CHECKSUM
129#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
130#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100131
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200132#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
135#define CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100136#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#undef CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100138#endif
139
140/*
141 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
142 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500143#define CONFIG_SYS_BCSR 0xE2400000
144 /* Access window base at BCSR base */
Mario Sixc1e29d92019-01-21 09:18:01 +0100145
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger94c50332011-10-11 23:57:14 -0500148#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
149#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100150
Joe Hershberger94c50332011-10-11 23:57:14 -0500151#define CONFIG_SYS_GBL_DATA_OFFSET \
152 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100154
Kevin Hao349a0152016-07-08 11:25:14 +0800155#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips831d2f62012-06-30 18:29:20 -0500156#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100157
158/*
159 * Local Bus LCRR and LBCR regs
160 * LCRR: DLL bypass, Clock divider is 4
161 * External Local Bus rate is
162 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
163 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500164#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
165#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_LBC_LBCR 0x00000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100167
Xie Xiaobo800b7532007-02-14 18:26:44 +0800168/*
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100169 * Serial Port
170 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_NS16550_SERIAL
172#define CONFIG_SYS_NS16550_REG_SIZE 1
173#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger94c50332011-10-11 23:57:14 -0500176 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100177
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
179#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100180
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100181/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200182#define CONFIG_SYS_I2C
183#define CONFIG_SYS_I2C_FSL
184#define CONFIG_SYS_FSL_I2C_SPEED 400000
185#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
186#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
187#define CONFIG_SYS_FSL_I2C2_SPEED 400000
188#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
189#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
190#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100191
Ben Warren81362c12008-01-16 22:37:42 -0500192/* SPI */
Ben Warren81362c12008-01-16 22:37:42 -0500193#undef CONFIG_SOFT_SPI /* SPI bit-banged */
Ben Warren81362c12008-01-16 22:37:42 -0500194
195/* GPIOs. Used as SPI chip selects */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_GPIO1_PRELIM
197#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
198#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
Ben Warren81362c12008-01-16 22:37:42 -0500199
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100200/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger94c50332011-10-11 23:57:14 -0500202#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger94c50332011-10-11 23:57:14 -0500204#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100205
Kumar Gala4c7efd82006-04-20 13:45:32 -0500206/* USB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100208
209/*
210 * General PCI
211 * Addresses are mapped 1-1.
212 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
214#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
215#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
216#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
217#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
218#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500219#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
220#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
221#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
224#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
225#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
226#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
227#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
228#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500229#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
230#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
231#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100232
233#if defined(CONFIG_PCI)
234
Ira W. Snyder0da3a3d2008-08-22 11:00:13 -0700235#define CONFIG_83XX_PCI_STREAMING
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100236
237#undef CONFIG_EEPRO100
238#undef CONFIG_TULIP
239
240#if !defined(CONFIG_PCI_PNP)
241 #define PCI_ENET0_IOADDR 0xFIXME
242 #define PCI_ENET0_MEMADDR 0xFIXME
Wolfgang Denka1be4762008-05-20 16:00:29 +0200243 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100244#endif
245
246#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100248
249#endif /* CONFIG_PCI */
250
251/*
252 * TSEC configuration
253 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100254
255#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100256
257#define CONFIG_GMII 1 /* MII PHY management */
Joe Hershberger94c50332011-10-11 23:57:14 -0500258#define CONFIG_TSEC1 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500259#define CONFIG_TSEC1_NAME "TSEC0"
Joe Hershberger94c50332011-10-11 23:57:14 -0500260#define CONFIG_TSEC2 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500261#define CONFIG_TSEC2_NAME "TSEC1"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100262#define TSEC1_PHY_ADDR 0
263#define TSEC2_PHY_ADDR 1
264#define TSEC1_PHYIDX 0
265#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500266#define TSEC1_FLAGS TSEC_GIGABIT
267#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100268
269/* Options are: TSEC[0-1] */
270#define CONFIG_ETHPRIME "TSEC0"
271
272#endif /* CONFIG_TSEC_ENET */
273
274/*
275 * Configure on-board RTC
276 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500277#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
278#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100279
280/*
281 * Environment
282 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger94c50332011-10-11 23:57:14 -0500284 #define CONFIG_ENV_ADDR \
285 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200286 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
287 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100288
289/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200290#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
291#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100292
293#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200295 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100296#endif
297
298#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100300
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500301/*
Jon Loeligered26c742007-07-10 09:10:49 -0500302 * BOOTP options
303 */
304#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500305
Jon Loeligered26c742007-07-10 09:10:49 -0500306/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500307 * Command line configuration.
308 */
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500309
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100310#undef CONFIG_WATCHDOG /* watchdog disabled */
311
312/*
313 * Miscellaneous configurable options
314 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100316
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100317/*
318 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700319 * have to be in the first 256 MB of memory, since this is
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100320 * the maximum mapped by the Linux kernel during initialization.
321 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500322 /* Initial Memory map for Linux*/
323#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao9c747962016-07-08 11:25:15 +0800324#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100325
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100327
Lee Nipper7e87e762008-04-25 15:44:45 -0500328/*
329 * System performance
330 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
332#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
333#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
334#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Lee Nipper7e87e762008-04-25 15:44:45 -0500335
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100336/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500337#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_SICRL SICRL_LDP_A
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100339
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100340#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000341#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Gala4c7efd82006-04-20 13:45:32 -0500342#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100343
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500344#if defined(CONFIG_CMD_KGDB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100345#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100346#endif
347
348/*
349 * Environment Configuration
350 */
351#define CONFIG_ENV_OVERWRITE
352
353#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100354#define CONFIG_HAS_ETH1
Andy Fleming458c3892007-08-16 16:35:02 -0500355#define CONFIG_HAS_ETH0
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100356#endif
357
Mario Six790d8442018-03-28 14:38:20 +0200358#define CONFIG_HOSTNAME "mpc8349emds"
Joe Hershberger257ff782011-10-13 13:03:47 +0000359#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000360#define CONFIG_BOOTFILE "uImage"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100361
Joe Hershberger94c50332011-10-11 23:57:14 -0500362#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100363
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100364#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100365 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100366 "echo"
367
368#define CONFIG_EXTRA_ENV_SETTINGS \
369 "netdev=eth0\0" \
370 "hostname=mpc8349emds\0" \
371 "nfsargs=setenv bootargs root=/dev/nfs rw " \
372 "nfsroot=${serverip}:${rootpath}\0" \
373 "ramargs=setenv bootargs root=/dev/ram rw\0" \
374 "addip=setenv bootargs ${bootargs} " \
375 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
376 ":${hostname}:${netdev}:off panic=1\0" \
377 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
378 "flash_nfs=run nfsargs addip addtty;" \
379 "bootm ${kernel_addr}\0" \
380 "flash_self=run ramargs addip addtty;" \
381 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
382 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
383 "bootm\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100384 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
385 "update=protect off fe000000 fe03ffff; " \
Joe Hershberger94c50332011-10-11 23:57:14 -0500386 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
Detlev Zundel406e5782008-03-06 16:45:53 +0100387 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500388 "fdtaddr=780000\0" \
Kim Phillipsb1b40d82009-08-26 21:25:46 -0500389 "fdtfile=mpc834x_mds.dtb\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100390 ""
391
Joe Hershberger94c50332011-10-11 23:57:14 -0500392#define CONFIG_NFSBOOTCOMMAND \
393 "setenv bootargs root=/dev/nfs rw " \
394 "nfsroot=$serverip:$rootpath " \
395 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
396 "$netdev:off " \
397 "console=$consoledev,$baudrate $othbootargs;" \
398 "tftp $loadaddr $bootfile;" \
399 "tftp $fdtaddr $fdtfile;" \
400 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600401
402#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger94c50332011-10-11 23:57:14 -0500403 "setenv bootargs root=/dev/ram rw " \
404 "console=$consoledev,$baudrate $othbootargs;" \
405 "tftp $ramdiskaddr $ramdiskfile;" \
406 "tftp $loadaddr $bootfile;" \
407 "tftp $fdtaddr $fdtfile;" \
408 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600409
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100410#define CONFIG_BOOTCOMMAND "run flash_self"
411
412#endif /* __CONFIG_H */