blob: 19ec615c723b062cc78c449fe7a6e4ce9b950acf [file] [log] [blame]
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
Reinhard Meyerb06208c2010-11-07 13:26:14 +010026#include <asm/io.h>
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020027#include <asm/arch/at91_common.h>
28#include <asm/arch/at91_pmc.h>
29#include <asm/arch/gpio.h>
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020030
Reinhard Meyer6348f1d2010-08-25 12:32:53 +020031/*
32 * if CONFIG_AT91_GPIO_PULLUP ist set, keep pullups on on all
33 * peripheral pins. Good to have if hardware is soldered optionally
34 * or in case of SPI no slave is selected. Avoid lines to float
35 * needlessly. Use a short local PUP define.
36 *
37 * Due to errata "TXD floats when CTS is inactive" pullups are always
38 * on for TXD pins.
39 */
40#ifdef CONFIG_AT91_GPIO_PULLUP
41# define PUP CONFIG_AT91_GPIO_PULLUP
42#else
43# define PUP 0
44#endif
45
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020046void at91_serial0_hw_init(void)
47{
Reinhard Meyere260d0b2010-11-03 15:39:55 +010048 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010049
Jens Scharsigb49d15c2010-02-03 22:46:46 +010050 at91_set_a_periph(AT91_PIO_PORTB, 4, 1); /* TXD0 */
Reinhard Meyer6348f1d2010-08-25 12:32:53 +020051 at91_set_a_periph(AT91_PIO_PORTB, 5, PUP); /* RXD0 */
Reinhard Meyere260d0b2010-11-03 15:39:55 +010052 writel(1 << ATMEL_ID_USART0, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020053}
54
55void at91_serial1_hw_init(void)
56{
Reinhard Meyere260d0b2010-11-03 15:39:55 +010057 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010058
Jens Scharsigb49d15c2010-02-03 22:46:46 +010059 at91_set_a_periph(AT91_PIO_PORTB, 6, 1); /* TXD1 */
Reinhard Meyer6348f1d2010-08-25 12:32:53 +020060 at91_set_a_periph(AT91_PIO_PORTB, 7, PUP); /* RXD1 */
Reinhard Meyere260d0b2010-11-03 15:39:55 +010061 writel(1 << ATMEL_ID_USART1, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020062}
63
64void at91_serial2_hw_init(void)
65{
Reinhard Meyere260d0b2010-11-03 15:39:55 +010066 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010067
Jens Scharsigb49d15c2010-02-03 22:46:46 +010068 at91_set_a_periph(AT91_PIO_PORTB, 8, 1); /* TXD2 */
Reinhard Meyer6348f1d2010-08-25 12:32:53 +020069 at91_set_a_periph(AT91_PIO_PORTB, 9, PUP); /* RXD2 */
Reinhard Meyere260d0b2010-11-03 15:39:55 +010070 writel(1 << ATMEL_ID_USART2, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020071}
72
Reinhard Meyere260d0b2010-11-03 15:39:55 +010073void at91_seriald_hw_init(void)
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020074{
Reinhard Meyere260d0b2010-11-03 15:39:55 +010075 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010076
Reinhard Meyer6348f1d2010-08-25 12:32:53 +020077 at91_set_a_periph(AT91_PIO_PORTB, 14, PUP); /* DRXD */
Jens Scharsigb49d15c2010-02-03 22:46:46 +010078 at91_set_a_periph(AT91_PIO_PORTB, 15, 1); /* DTXD */
Reinhard Meyere260d0b2010-11-03 15:39:55 +010079 writel(1 << ATMEL_ID_SYS, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020080}
81
Albin Tonnerre4f572d82009-08-24 18:03:26 +020082#if defined(CONFIG_HAS_DATAFLASH) || defined(CONFIG_ATMEL_SPI)
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020083void at91_spi0_hw_init(unsigned long cs_mask)
84{
Reinhard Meyere260d0b2010-11-03 15:39:55 +010085 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +010086
Reinhard Meyer6348f1d2010-08-25 12:32:53 +020087 at91_set_a_periph(AT91_PIO_PORTA, 0, PUP); /* SPI0_MISO */
88 at91_set_a_periph(AT91_PIO_PORTA, 1, PUP); /* SPI0_MOSI */
89 at91_set_a_periph(AT91_PIO_PORTA, 2, PUP); /* SPI0_SPCK */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020090
91 /* Enable clock */
Reinhard Meyere260d0b2010-11-03 15:39:55 +010092 writel(1 << ATMEL_ID_SPI0, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020093
94 if (cs_mask & (1 << 0)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010095 at91_set_a_periph(AT91_PIO_PORTA, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020096 }
97 if (cs_mask & (1 << 1)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +010098 at91_set_b_periph(AT91_PIO_PORTC, 11, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +020099 }
100 if (cs_mask & (1 << 2)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100101 at91_set_b_periph(AT91_PIO_PORTC, 16, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200102 }
103 if (cs_mask & (1 << 3)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100104 at91_set_b_periph(AT91_PIO_PORTC, 17, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200105 }
106 if (cs_mask & (1 << 4)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100107 at91_set_pio_output(AT91_PIO_PORTA, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200108 }
109 if (cs_mask & (1 << 5)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100110 at91_set_pio_output(AT91_PIO_PORTC, 11, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200111 }
112 if (cs_mask & (1 << 6)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100113 at91_set_pio_output(AT91_PIO_PORTC, 16, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200114 }
115 if (cs_mask & (1 << 7)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100116 at91_set_pio_output(AT91_PIO_PORTC, 17, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200117 }
118}
119
120void at91_spi1_hw_init(unsigned long cs_mask)
121{
Reinhard Meyere260d0b2010-11-03 15:39:55 +0100122 at91_pmc_t *pmc = (at91_pmc_t *) ATMEL_BASE_PMC;
Jens Scharsiga4db1ca2010-02-03 22:46:58 +0100123
Reinhard Meyer6348f1d2010-08-25 12:32:53 +0200124 at91_set_a_periph(AT91_PIO_PORTB, 0, PUP); /* SPI1_MISO */
125 at91_set_a_periph(AT91_PIO_PORTB, 1, PUP); /* SPI1_MOSI */
126 at91_set_a_periph(AT91_PIO_PORTB, 2, PUP); /* SPI1_SPCK */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200127
128 /* Enable clock */
Reinhard Meyere260d0b2010-11-03 15:39:55 +0100129 writel(1 << ATMEL_ID_SPI1, &pmc->pcer);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200130
131 if (cs_mask & (1 << 0)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100132 at91_set_a_periph(AT91_PIO_PORTB, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200133 }
134 if (cs_mask & (1 << 1)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100135 at91_set_b_periph(AT91_PIO_PORTC, 5, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200136 }
137 if (cs_mask & (1 << 2)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100138 at91_set_b_periph(AT91_PIO_PORTC, 4, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200139 }
140 if (cs_mask & (1 << 3)) {
Reinhard Meyer3da7e352011-07-25 21:56:04 +0000141 at91_set_b_periph(AT91_PIO_PORTC, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200142 }
143 if (cs_mask & (1 << 4)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100144 at91_set_pio_output(AT91_PIO_PORTB, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200145 }
146 if (cs_mask & (1 << 5)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100147 at91_set_pio_output(AT91_PIO_PORTC, 5, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200148 }
149 if (cs_mask & (1 << 6)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100150 at91_set_pio_output(AT91_PIO_PORTC, 4, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200151 }
152 if (cs_mask & (1 << 7)) {
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100153 at91_set_pio_output(AT91_PIO_PORTC, 3, 1);
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200154 }
155}
156#endif
157
158#ifdef CONFIG_MACB
159void at91_macb_hw_init(void)
160{
Markus Hubig33d678e2012-08-07 17:43:22 +0200161 /* Enable EMAC clock */
162 struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
163 writel(1 << ATMEL_ID_EMAC0, &pmc->pcer);
164
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100165 at91_set_a_periph(AT91_PIO_PORTA, 19, 0); /* ETXCK_EREFCK */
166 at91_set_a_periph(AT91_PIO_PORTA, 17, 0); /* ERXDV */
167 at91_set_a_periph(AT91_PIO_PORTA, 14, 0); /* ERX0 */
168 at91_set_a_periph(AT91_PIO_PORTA, 15, 0); /* ERX1 */
169 at91_set_a_periph(AT91_PIO_PORTA, 18, 0); /* ERXER */
170 at91_set_a_periph(AT91_PIO_PORTA, 16, 0); /* ETXEN */
171 at91_set_a_periph(AT91_PIO_PORTA, 12, 0); /* ETX0 */
172 at91_set_a_periph(AT91_PIO_PORTA, 13, 0); /* ETX1 */
173 at91_set_a_periph(AT91_PIO_PORTA, 21, 0); /* EMDIO */
174 at91_set_a_periph(AT91_PIO_PORTA, 20, 0); /* EMDC */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200175
176#ifndef CONFIG_RMII
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100177 at91_set_b_periph(AT91_PIO_PORTA, 28, 0); /* ECRS */
178 at91_set_b_periph(AT91_PIO_PORTA, 29, 0); /* ECOL */
179 at91_set_b_periph(AT91_PIO_PORTA, 25, 0); /* ERX2 */
180 at91_set_b_periph(AT91_PIO_PORTA, 26, 0); /* ERX3 */
181 at91_set_b_periph(AT91_PIO_PORTA, 27, 0); /* ERXCK */
Jean-Christophe PLAGNIOL-VILLARD56dc2fd2009-05-16 10:02:05 +0200182#if defined(CONFIG_AT91SAM9260EK) || defined(CONFIG_AFEB9260)
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200183 /*
184 * use PA10, PA11 for ETX2, ETX3.
185 * PA23 and PA24 are for TWI EEPROM
186 */
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100187 at91_set_b_periph(AT91_PIO_PORTA, 10, 0); /* ETX2 */
188 at91_set_b_periph(AT91_PIO_PORTA, 11, 0); /* ETX3 */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200189#else
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100190 at91_set_b_periph(AT91_PIO_PORTA, 23, 0); /* ETX2 */
191 at91_set_b_periph(AT91_PIO_PORTA, 24, 0); /* ETX3 */
Reinhard Meyer146775f2010-12-01 05:49:53 +0100192#if defined(CONFIG_AT91SAM9G20)
193 /* 9G20 BOOT ROM initializes those pins to multi-drive, undo that */
194 at91_set_pio_multi_drive(AT91_PIO_PORTA, 23, 0);
195 at91_set_pio_multi_drive(AT91_PIO_PORTA, 24, 0);
196#endif
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200197#endif
Jens Scharsigb49d15c2010-02-03 22:46:46 +0100198 at91_set_b_periph(AT91_PIO_PORTA, 22, 0); /* ETXER */
Jean-Christophe PLAGNIOL-VILLARD2495b2d2009-05-13 21:01:13 +0200199#endif
200}
201#endif
Reinhard Meyerc718a562010-08-13 10:31:06 +0200202
Sven Schnelle69df6de2011-10-21 14:49:26 +0200203#if defined(CONFIG_GENERIC_ATMEL_MCI)
Reinhard Meyerc718a562010-08-13 10:31:06 +0200204void at91_mci_hw_init(void)
205{
206 at91_set_a_periph(AT91_PIO_PORTA, 8, 1); /* MCCK */
207#if defined(CONFIG_ATMEL_MCI_PORTB)
208 at91_set_b_periph(AT91_PIO_PORTA, 1, 1); /* MCCDB */
209 at91_set_b_periph(AT91_PIO_PORTA, 0, 1); /* MCDB0 */
210 at91_set_b_periph(AT91_PIO_PORTA, 5, 1); /* MCDB1 */
211 at91_set_b_periph(AT91_PIO_PORTA, 4, 1); /* MCDB2 */
212 at91_set_b_periph(AT91_PIO_PORTA, 3, 1); /* MCDB3 */
213#else
214 at91_set_a_periph(AT91_PIO_PORTA, 7, 1); /* MCCDA */
215 at91_set_a_periph(AT91_PIO_PORTA, 6, 1); /* MCDA0 */
216 at91_set_a_periph(AT91_PIO_PORTA, 9, 1); /* MCDA1 */
217 at91_set_a_periph(AT91_PIO_PORTA, 10, 1); /* MCDA2 */
218 at91_set_a_periph(AT91_PIO_PORTA, 11, 1); /* MCDA3 */
219#endif
220}
221#endif