Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 1 | /* |
| 2 | * keystone2: common clock header file |
| 3 | * |
| 4 | * (C) Copyright 2012-2014 |
| 5 | * Texas Instruments Incorporated, <www.ti.com> |
| 6 | * |
| 7 | * SPDX-License-Identifier: GPL-2.0+ |
| 8 | */ |
| 9 | |
| 10 | #ifndef __ASM_ARCH_CLOCK_H |
| 11 | #define __ASM_ARCH_CLOCK_H |
| 12 | |
Khoronzhuk, Ivan | 43b126f | 2014-07-09 23:44:47 +0300 | [diff] [blame] | 13 | #ifndef __ASSEMBLY__ |
| 14 | |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 15 | #ifdef CONFIG_SOC_K2HK |
| 16 | #include <asm/arch/clock-k2hk.h> |
| 17 | #endif |
| 18 | |
Hao Zhang | 0ecd31e | 2014-07-16 00:59:23 +0300 | [diff] [blame] | 19 | #ifdef CONFIG_SOC_K2E |
| 20 | #include <asm/arch/clock-k2e.h> |
| 21 | #endif |
| 22 | |
Hao Zhang | 5cf7735 | 2014-10-22 16:32:29 +0300 | [diff] [blame] | 23 | #ifdef CONFIG_SOC_K2L |
| 24 | #include <asm/arch/clock-k2l.h> |
| 25 | #endif |
| 26 | |
Vitaly Andrianov | 2964684 | 2015-09-19 16:26:40 +0530 | [diff] [blame] | 27 | #ifdef CONFIG_SOC_K2G |
| 28 | #include <asm/arch/clock-k2g.h> |
| 29 | #endif |
| 30 | |
Lokesh Vutla | 0d73cc2 | 2015-07-28 14:16:45 +0530 | [diff] [blame] | 31 | #define CORE_PLL MAIN_PLL |
| 32 | #define DDR3_PLL DDR3A_PLL |
Vitaly Andrianov | 2964684 | 2015-09-19 16:26:40 +0530 | [diff] [blame] | 33 | #define NSS_PLL PASS_PLL |
Khoronzhuk, Ivan | 43b126f | 2014-07-09 23:44:47 +0300 | [diff] [blame] | 34 | |
Lokesh Vutla | 41f7ea8 | 2015-07-28 14:16:48 +0530 | [diff] [blame] | 35 | #define CLK_LIST(CLK)\ |
| 36 | CLK(0, core_pll_clk)\ |
| 37 | CLK(1, pass_pll_clk)\ |
| 38 | CLK(2, tetris_pll_clk)\ |
| 39 | CLK(3, ddr3a_pll_clk)\ |
| 40 | CLK(4, ddr3b_pll_clk)\ |
| 41 | CLK(5, sys_clk0_clk)\ |
| 42 | CLK(6, sys_clk0_1_clk)\ |
| 43 | CLK(7, sys_clk0_2_clk)\ |
| 44 | CLK(8, sys_clk0_3_clk)\ |
| 45 | CLK(9, sys_clk0_4_clk)\ |
| 46 | CLK(10, sys_clk0_6_clk)\ |
| 47 | CLK(11, sys_clk0_8_clk)\ |
| 48 | CLK(12, sys_clk0_12_clk)\ |
| 49 | CLK(13, sys_clk0_24_clk)\ |
| 50 | CLK(14, sys_clk1_clk)\ |
| 51 | CLK(15, sys_clk1_3_clk)\ |
| 52 | CLK(16, sys_clk1_4_clk)\ |
| 53 | CLK(17, sys_clk1_6_clk)\ |
| 54 | CLK(18, sys_clk1_12_clk)\ |
| 55 | CLK(19, sys_clk2_clk)\ |
Vitaly Andrianov | 7fd5b64 | 2015-09-19 16:26:41 +0530 | [diff] [blame] | 56 | CLK(20, sys_clk3_clk)\ |
| 57 | CLK(21, uart_pll_clk) |
Lokesh Vutla | 41f7ea8 | 2015-07-28 14:16:48 +0530 | [diff] [blame] | 58 | |
Khoronzhuk, Ivan | 43b126f | 2014-07-09 23:44:47 +0300 | [diff] [blame] | 59 | #include <asm/types.h> |
| 60 | |
Khoronzhuk, Ivan | 90084ea | 2014-10-22 16:01:28 +0300 | [diff] [blame] | 61 | #define GENERATE_ENUM(NUM, ENUM) ENUM = NUM, |
| 62 | #define GENERATE_INDX_STR(NUM, STRING) #NUM"\t- "#STRING"\n" |
| 63 | #define CLOCK_INDEXES_LIST CLK_LIST(GENERATE_INDX_STR) |
| 64 | |
Lokesh Vutla | 9da9afa | 2015-07-28 14:16:44 +0530 | [diff] [blame] | 65 | enum { |
Lokesh Vutla | 9027e08 | 2016-03-04 10:36:41 -0600 | [diff] [blame] | 66 | SPD200, |
| 67 | SPD400, |
| 68 | SPD600, |
Lokesh Vutla | 9da9afa | 2015-07-28 14:16:44 +0530 | [diff] [blame] | 69 | SPD800, |
| 70 | SPD850, |
Lokesh Vutla | 9027e08 | 2016-03-04 10:36:41 -0600 | [diff] [blame] | 71 | SPD900, |
Lokesh Vutla | 9da9afa | 2015-07-28 14:16:44 +0530 | [diff] [blame] | 72 | SPD1000, |
| 73 | SPD1200, |
| 74 | SPD1250, |
| 75 | SPD1350, |
| 76 | SPD1400, |
| 77 | SPD1500, |
| 78 | NUM_SPDS, |
| 79 | }; |
| 80 | |
Lokesh Vutla | 0d73cc2 | 2015-07-28 14:16:45 +0530 | [diff] [blame] | 81 | /* PLL identifiers */ |
| 82 | enum { |
| 83 | MAIN_PLL, |
| 84 | TETRIS_PLL, |
| 85 | PASS_PLL, |
| 86 | DDR3A_PLL, |
| 87 | DDR3B_PLL, |
Vitaly Andrianov | 2964684 | 2015-09-19 16:26:40 +0530 | [diff] [blame] | 88 | UART_PLL, |
Lokesh Vutla | 0d73cc2 | 2015-07-28 14:16:45 +0530 | [diff] [blame] | 89 | MAX_PLL_COUNT, |
| 90 | }; |
| 91 | |
Lokesh Vutla | c40f81d | 2015-07-28 14:16:47 +0530 | [diff] [blame] | 92 | enum ext_clk_e { |
| 93 | sys_clk, |
| 94 | alt_core_clk, |
| 95 | pa_clk, |
| 96 | tetris_clk, |
| 97 | ddr3a_clk, |
| 98 | ddr3b_clk, |
Vitaly Andrianov | 7fd5b64 | 2015-09-19 16:26:41 +0530 | [diff] [blame] | 99 | uart_clk, |
Lokesh Vutla | c40f81d | 2015-07-28 14:16:47 +0530 | [diff] [blame] | 100 | ext_clk_count /* number of external clocks */ |
| 101 | }; |
| 102 | |
Khoronzhuk, Ivan | 90084ea | 2014-10-22 16:01:28 +0300 | [diff] [blame] | 103 | enum clk_e { |
| 104 | CLK_LIST(GENERATE_ENUM) |
| 105 | }; |
| 106 | |
Khoronzhuk, Ivan | 43b126f | 2014-07-09 23:44:47 +0300 | [diff] [blame] | 107 | struct keystone_pll_regs { |
| 108 | u32 reg0; |
| 109 | u32 reg1; |
| 110 | }; |
| 111 | |
| 112 | /* PLL configuration data */ |
| 113 | struct pll_init_data { |
| 114 | int pll; |
| 115 | int pll_m; /* PLL Multiplier */ |
| 116 | int pll_d; /* PLL divider */ |
| 117 | int pll_od; /* PLL output divider */ |
| 118 | }; |
| 119 | |
| 120 | extern const struct keystone_pll_regs keystone_pll_regs[]; |
Lokesh Vutla | 70438fc | 2015-07-28 14:16:43 +0530 | [diff] [blame] | 121 | extern s16 divn_val[]; |
Lokesh Vutla | 9da9afa | 2015-07-28 14:16:44 +0530 | [diff] [blame] | 122 | extern int speeds[]; |
Khoronzhuk, Ivan | 43b126f | 2014-07-09 23:44:47 +0300 | [diff] [blame] | 123 | |
Lokesh Vutla | 79a94a2 | 2015-07-28 14:16:46 +0530 | [diff] [blame] | 124 | void init_plls(void); |
Khoronzhuk, Ivan | 43b126f | 2014-07-09 23:44:47 +0300 | [diff] [blame] | 125 | void init_pll(const struct pll_init_data *data); |
Lokesh Vutla | 79a94a2 | 2015-07-28 14:16:46 +0530 | [diff] [blame] | 126 | struct pll_init_data *get_pll_init_data(int pll); |
Masahiro Yamada | f576ecf | 2016-09-26 20:45:26 +0900 | [diff] [blame] | 127 | unsigned long ks_clk_get_rate(unsigned int clk); |
Lokesh Vutla | b35410e | 2016-03-04 10:36:40 -0600 | [diff] [blame] | 128 | int get_max_dev_speed(int *spds); |
| 129 | int get_max_arm_speed(int *spds); |
Lokesh Vutla | da18b18 | 2015-10-08 11:31:47 +0530 | [diff] [blame] | 130 | void pll_pa_clk_sel(void); |
Lokesh Vutla | a9a0e12 | 2017-05-03 16:58:26 +0530 | [diff] [blame^] | 131 | unsigned int get_external_clk(u32 clk); |
Khoronzhuk, Ivan | 43b126f | 2014-07-09 23:44:47 +0300 | [diff] [blame] | 132 | |
| 133 | #endif |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 134 | #endif |