blob: abeba965c4996197ec159ec6c0a46ad6c468e24b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Masahiro Yamada847e618b82015-09-11 20:17:32 +09002/*
Masahiro Yamadafa1f73f2016-07-19 21:56:13 +09003 * Copyright (C) 2015-2016 Socionext Inc.
4 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamada847e618b82015-09-11 20:17:32 +09005 */
6
Masahiro Yamada140e9f12017-02-12 18:21:15 +09007#include <common.h>
Simon Glass11c89f32017-05-17 17:18:03 -06008#include <dm.h>
Simon Glass9bc15642020-02-03 07:36:16 -07009#include <dm/device_compat.h>
Masahiro Yamada847e618b82015-09-11 20:17:32 +090010#include <linux/io.h>
11#include <linux/err.h>
Masahiro Yamada165c5582017-10-13 19:21:54 +090012#include <linux/kernel.h>
Masahiro Yamadafba3a662016-03-24 22:32:43 +090013#include <linux/sizes.h>
Masahiro Yamada847e618b82015-09-11 20:17:32 +090014#include <dm/pinctrl.h>
15
16#include "pinctrl-uniphier.h"
17
Masahiro Yamadaa9945202016-09-14 01:06:05 +090018#define UNIPHIER_PINCTRL_PINMUX_BASE 0x1000
19#define UNIPHIER_PINCTRL_LOAD_PINMUX 0x1700
Masahiro Yamadae5299ed2018-05-05 19:53:55 +090020#define UNIPHIER_PINCTRL_DRVCTRL_BASE 0x1800
21#define UNIPHIER_PINCTRL_DRV2CTRL_BASE 0x1900
22#define UNIPHIER_PINCTRL_DRV3CTRL_BASE 0x1980
Masahiro Yamada140e9f12017-02-12 18:21:15 +090023#define UNIPHIER_PINCTRL_PUPDCTRL_BASE 0x1a00
Masahiro Yamadaa9945202016-09-14 01:06:05 +090024#define UNIPHIER_PINCTRL_IECTRL 0x1d00
25
Masahiro Yamada65ef4f72016-06-29 19:39:00 +090026static const char *uniphier_pinctrl_dummy_name = "_dummy";
27
Masahiro Yamada914b5712018-05-05 19:53:54 +090028static int uniphier_pinctrl_get_pins_count(struct udevice *dev)
29{
30 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
31 const struct uniphier_pinctrl_pin *pins = priv->socdata->pins;
32 int pins_count = priv->socdata->pins_count;
33
34 /*
35 * We do not list all pins in the pin table to save memory footprint.
36 * Report the max pin number + 1 to fake the framework.
37 */
38 return pins[pins_count - 1].number + 1;
39}
40
41static const char *uniphier_pinctrl_get_pin_name(struct udevice *dev,
42 unsigned int selector)
43{
44 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
45 const struct uniphier_pinctrl_pin *pins = priv->socdata->pins;
46 int pins_count = priv->socdata->pins_count;
47 int i;
48
49 for (i = 0; i < pins_count; i++)
50 if (pins[i].number == selector)
51 return pins[i].name;
52
53 return uniphier_pinctrl_dummy_name;
54}
55
Masahiro Yamada847e618b82015-09-11 20:17:32 +090056static int uniphier_pinctrl_get_groups_count(struct udevice *dev)
57{
58 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
59
60 return priv->socdata->groups_count;
61}
62
63static const char *uniphier_pinctrl_get_group_name(struct udevice *dev,
64 unsigned selector)
65{
66 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
67
Masahiro Yamada65ef4f72016-06-29 19:39:00 +090068 if (!priv->socdata->groups[selector].name)
69 return uniphier_pinctrl_dummy_name;
70
Masahiro Yamada847e618b82015-09-11 20:17:32 +090071 return priv->socdata->groups[selector].name;
72}
73
74static int uniphier_pinmux_get_functions_count(struct udevice *dev)
75{
76 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
77
78 return priv->socdata->functions_count;
79}
80
81static const char *uniphier_pinmux_get_function_name(struct udevice *dev,
82 unsigned selector)
83{
84 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
85
Masahiro Yamada65ef4f72016-06-29 19:39:00 +090086 if (!priv->socdata->functions[selector])
87 return uniphier_pinctrl_dummy_name;
88
Masahiro Yamada847e618b82015-09-11 20:17:32 +090089 return priv->socdata->functions[selector];
90}
91
Masahiro Yamada140e9f12017-02-12 18:21:15 +090092static int uniphier_pinconf_input_enable_perpin(struct udevice *dev,
93 unsigned int pin, int enable)
Masahiro Yamada73e67752016-03-24 22:32:45 +090094{
95 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
96 unsigned reg;
97 u32 mask, tmp;
98
99 reg = UNIPHIER_PINCTRL_IECTRL + pin / 32 * 4;
100 mask = BIT(pin % 32);
101
102 tmp = readl(priv->base + reg);
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900103 if (enable)
104 tmp |= mask;
105 else
106 tmp &= ~mask;
Masahiro Yamada73e67752016-03-24 22:32:45 +0900107 writel(tmp, priv->base + reg);
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900108
109 return 0;
Masahiro Yamada73e67752016-03-24 22:32:45 +0900110}
111
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900112static int uniphier_pinconf_input_enable_legacy(struct udevice *dev,
113 unsigned int pin, int enable)
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900114{
115 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900116
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900117 /*
118 * Multiple pins share one input enable, per-pin disabling is
119 * impossible.
120 */
121 if (!enable)
122 return -EINVAL;
123
Masahiro Yamada165c5582017-10-13 19:21:54 +0900124 /* Set all bits instead of having a bunch of pin data */
125 writel(U32_MAX, priv->base + UNIPHIER_PINCTRL_IECTRL);
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900126
127 return 0;
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900128}
129
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900130static int uniphier_pinconf_input_enable(struct udevice *dev,
131 unsigned int pin, int enable)
Masahiro Yamada73e67752016-03-24 22:32:45 +0900132{
133 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
134
135 if (priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_PERPIN_IECTRL)
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900136 return uniphier_pinconf_input_enable_perpin(dev, pin, enable);
Masahiro Yamada73e67752016-03-24 22:32:45 +0900137 else
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900138 return uniphier_pinconf_input_enable_legacy(dev, pin, enable);
Masahiro Yamada73e67752016-03-24 22:32:45 +0900139}
140
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900141#if CONFIG_IS_ENABLED(PINCONF)
142
143static const struct pinconf_param uniphier_pinconf_params[] = {
144 { "bias-disable", PIN_CONFIG_BIAS_DISABLE, 0 },
145 { "bias-pull-up", PIN_CONFIG_BIAS_PULL_UP, 1 },
146 { "bias-pull-down", PIN_CONFIG_BIAS_PULL_DOWN, 1 },
147 { "bias-pull-pin-default", PIN_CONFIG_BIAS_PULL_PIN_DEFAULT, 1 },
Masahiro Yamadae5299ed2018-05-05 19:53:55 +0900148 { "drive-strength", PIN_CONFIG_DRIVE_STRENGTH, 0 },
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900149 { "input-enable", PIN_CONFIG_INPUT_ENABLE, 1 },
150 { "input-disable", PIN_CONFIG_INPUT_ENABLE, 0 },
151};
152
Masahiro Yamadae5299ed2018-05-05 19:53:55 +0900153static const struct uniphier_pinctrl_pin *
154uniphier_pinctrl_pin_get(struct uniphier_pinctrl_priv *priv, unsigned int pin)
155{
156 const struct uniphier_pinctrl_pin *pins = priv->socdata->pins;
157 int pins_count = priv->socdata->pins_count;
158 int i;
159
160 for (i = 0; i < pins_count; i++)
161 if (pins[i].number == pin)
162 return &pins[i];
163
164 return NULL;
165}
166
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900167static int uniphier_pinconf_bias_set(struct udevice *dev, unsigned int pin,
168 unsigned int param, unsigned int arg)
169{
170 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
171 unsigned int enable = 1;
172 unsigned int reg;
173 u32 mask, tmp;
174
175 if (!(priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_PUPD_SIMPLE))
176 return -ENOTSUPP;
177
178 switch (param) {
179 case PIN_CONFIG_BIAS_DISABLE:
180 enable = 0;
181 break;
182 case PIN_CONFIG_BIAS_PULL_UP:
183 case PIN_CONFIG_BIAS_PULL_DOWN:
184 if (arg == 0) /* total bias is not supported */
185 return -EINVAL;
186 break;
187 case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
188 if (arg == 0) /* configuration ignored */
189 return 0;
190 default:
191 BUG();
192 }
193
194 reg = UNIPHIER_PINCTRL_PUPDCTRL_BASE + pin / 32 * 4;
195 mask = BIT(pin % 32);
196
197 tmp = readl(priv->base + reg);
198 if (enable)
199 tmp |= mask;
200 else
201 tmp &= ~mask;
202 writel(tmp, priv->base + reg);
203
204 return 0;
205}
206
Masahiro Yamadae5299ed2018-05-05 19:53:55 +0900207static const unsigned int uniphier_pinconf_drv_strengths_1bit[] = {
208 4, 8,
209};
210
211static const unsigned int uniphier_pinconf_drv_strengths_2bit[] = {
212 8, 12, 16, 20,
213};
214
215static const unsigned int uniphier_pinconf_drv_strengths_3bit[] = {
216 4, 5, 7, 9, 11, 12, 14, 16,
217};
218
219static int uniphier_pinconf_drive_set(struct udevice *dev, unsigned int pin,
220 unsigned int strength)
221{
222 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
223 const struct uniphier_pinctrl_pin *desc;
224 const unsigned int *strengths;
225 unsigned int base, stride, width, drvctrl, reg, shift;
226 u32 val, mask, tmp;
227
228 desc = uniphier_pinctrl_pin_get(priv, pin);
229 if (WARN_ON(!desc))
230 return -EINVAL;
231
232 switch (uniphier_pin_get_drv_type(desc->data)) {
233 case UNIPHIER_PIN_DRV_1BIT:
234 strengths = uniphier_pinconf_drv_strengths_1bit;
235 base = UNIPHIER_PINCTRL_DRVCTRL_BASE;
236 stride = 1;
237 width = 1;
238 break;
239 case UNIPHIER_PIN_DRV_2BIT:
240 strengths = uniphier_pinconf_drv_strengths_2bit;
241 base = UNIPHIER_PINCTRL_DRV2CTRL_BASE;
242 stride = 2;
243 width = 2;
244 break;
245 case UNIPHIER_PIN_DRV_3BIT:
246 strengths = uniphier_pinconf_drv_strengths_3bit;
247 base = UNIPHIER_PINCTRL_DRV3CTRL_BASE;
248 stride = 4;
249 width = 3;
250 break;
251 default:
252 /* drive strength control is not supported for this pin */
253 return -EINVAL;
254 }
255
256 drvctrl = uniphier_pin_get_drvctrl(desc->data);
257 drvctrl *= stride;
258
259 reg = base + drvctrl / 32 * 4;
260 shift = drvctrl % 32;
261 mask = (1U << width) - 1;
262
263 for (val = 0; val <= mask; val++) {
264 if (strengths[val] > strength)
265 break;
266 }
267
268 if (val == 0) {
269 dev_err(dev, "unsupported drive strength %u mA for pin %s\n",
270 strength, desc->name);
271 return -EINVAL;
272 }
273
274 if (!mask)
275 return 0;
276
277 val--;
278
279 tmp = readl(priv->base + reg);
280 tmp &= ~(mask << shift);
281 tmp |= (mask & val) << shift;
282 writel(tmp, priv->base + reg);
283
284 return 0;
285}
286
Masahiro Yamada914b5712018-05-05 19:53:54 +0900287static int uniphier_pinconf_set(struct udevice *dev, unsigned int pin,
288 unsigned int param, unsigned int arg)
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900289{
290 int ret;
291
292 switch (param) {
293 case PIN_CONFIG_BIAS_DISABLE:
294 case PIN_CONFIG_BIAS_PULL_UP:
295 case PIN_CONFIG_BIAS_PULL_DOWN:
296 case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
297 ret = uniphier_pinconf_bias_set(dev, pin, param, arg);
298 break;
Masahiro Yamadae5299ed2018-05-05 19:53:55 +0900299 case PIN_CONFIG_DRIVE_STRENGTH:
300 ret = uniphier_pinconf_drive_set(dev, pin, arg);
301 break;
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900302 case PIN_CONFIG_INPUT_ENABLE:
303 ret = uniphier_pinconf_input_enable(dev, pin, arg);
304 break;
305 default:
Masahiro Yamada4bffb142018-05-05 19:53:52 +0900306 dev_err(dev, "unsupported configuration parameter %u\n", param);
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900307 return -EINVAL;
308 }
309
310 return ret;
311}
312
313static int uniphier_pinconf_group_set(struct udevice *dev,
314 unsigned int group_selector,
315 unsigned int param, unsigned int arg)
316{
317 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
318 const struct uniphier_pinctrl_group *grp =
319 &priv->socdata->groups[group_selector];
320 int i, ret;
321
322 for (i = 0; i < grp->num_pins; i++) {
Masahiro Yamada914b5712018-05-05 19:53:54 +0900323 ret = uniphier_pinconf_set(dev, grp->pins[i], param, arg);
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900324 if (ret)
325 return ret;
326 }
327
328 return 0;
329}
330
331#endif /* CONFIG_IS_ENABLED(PINCONF) */
332
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900333static void uniphier_pinmux_set_one(struct udevice *dev, unsigned pin,
Masahiro Yamada9447e132016-06-29 19:38:59 +0900334 int muxval)
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900335{
336 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
Masahiro Yamadac3380ed2016-09-17 03:32:58 +0900337 unsigned reg, reg_end, shift, mask;
338 unsigned mux_bits = 8;
339 unsigned reg_stride = 4;
340 bool load_pinctrl = false;
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900341 u32 tmp;
342
Masahiro Yamadaa64e11a2016-03-04 15:56:16 +0900343 /* some pins need input-enabling */
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900344 uniphier_pinconf_input_enable(dev, pin, 1);
Masahiro Yamadaa64e11a2016-03-04 15:56:16 +0900345
Masahiro Yamada9447e132016-06-29 19:38:59 +0900346 if (muxval < 0)
347 return; /* dedicated pin; nothing to do for pin-mux */
348
Masahiro Yamadac3380ed2016-09-17 03:32:58 +0900349 if (priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_MUX_4BIT)
350 mux_bits = 4;
351
Masahiro Yamada7a629ef2016-03-24 22:32:44 +0900352 if (priv->socdata->caps & UNIPHIER_PINCTRL_CAPS_DBGMUX_SEPARATE) {
353 /*
354 * Mode offset bit
355 * Normal 4 * n shift+3:shift
356 * Debug 4 * n shift+7:shift+4
357 */
Masahiro Yamadac3380ed2016-09-17 03:32:58 +0900358 mux_bits /= 2;
Masahiro Yamada7a629ef2016-03-24 22:32:44 +0900359 reg_stride = 8;
360 load_pinctrl = true;
Masahiro Yamada7a629ef2016-03-24 22:32:44 +0900361 }
362
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900363 reg = UNIPHIER_PINCTRL_PINMUX_BASE + pin * mux_bits / 32 * reg_stride;
364 reg_end = reg + reg_stride;
365 shift = pin * mux_bits % 32;
366 mask = (1U << mux_bits) - 1;
367
368 /*
369 * If reg_stride is greater than 4, the MSB of each pinsel shall be
370 * stored in the offset+4.
371 */
372 for (; reg < reg_end; reg += 4) {
373 tmp = readl(priv->base + reg);
374 tmp &= ~(mask << shift);
375 tmp |= (mask & muxval) << shift;
376 writel(tmp, priv->base + reg);
377
378 muxval >>= mux_bits;
379 }
380
Masahiro Yamada7a629ef2016-03-24 22:32:44 +0900381 if (load_pinctrl)
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900382 writel(1, priv->base + UNIPHIER_PINCTRL_LOAD_PINMUX);
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900383}
384
385static int uniphier_pinmux_group_set(struct udevice *dev,
386 unsigned group_selector,
387 unsigned func_selector)
388{
389 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
390 const struct uniphier_pinctrl_group *grp =
391 &priv->socdata->groups[group_selector];
392 int i;
393
394 for (i = 0; i < grp->num_pins; i++)
395 uniphier_pinmux_set_one(dev, grp->pins[i], grp->muxvals[i]);
396
397 return 0;
398}
399
400const struct pinctrl_ops uniphier_pinctrl_ops = {
Masahiro Yamada914b5712018-05-05 19:53:54 +0900401 .get_pins_count = uniphier_pinctrl_get_pins_count,
402 .get_pin_name = uniphier_pinctrl_get_pin_name,
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900403 .get_groups_count = uniphier_pinctrl_get_groups_count,
404 .get_group_name = uniphier_pinctrl_get_group_name,
405 .get_functions_count = uniphier_pinmux_get_functions_count,
406 .get_function_name = uniphier_pinmux_get_function_name,
407 .pinmux_group_set = uniphier_pinmux_group_set,
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900408#if CONFIG_IS_ENABLED(PINCONF)
409 .pinconf_num_params = ARRAY_SIZE(uniphier_pinconf_params),
410 .pinconf_params = uniphier_pinconf_params,
Masahiro Yamada914b5712018-05-05 19:53:54 +0900411 .pinconf_set = uniphier_pinconf_set,
Masahiro Yamada140e9f12017-02-12 18:21:15 +0900412 .pinconf_group_set = uniphier_pinconf_group_set,
413#endif
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900414 .set_state = pinctrl_generic_set_state,
415};
416
417int uniphier_pinctrl_probe(struct udevice *dev,
418 struct uniphier_pinctrl_socdata *socdata)
419{
420 struct uniphier_pinctrl_priv *priv = dev_get_priv(dev);
421 fdt_addr_t addr;
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900422
Simon Glassba1dea42017-05-17 17:18:05 -0600423 addr = devfdt_get_addr(dev->parent);
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900424 if (addr == FDT_ADDR_T_NONE)
425 return -EINVAL;
426
Masahiro Yamadafa1f73f2016-07-19 21:56:13 +0900427 priv->base = devm_ioremap(dev, addr, SZ_4K);
Masahiro Yamada847e618b82015-09-11 20:17:32 +0900428 if (!priv->base)
429 return -ENOMEM;
430
431 priv->socdata = socdata;
432
433 return 0;
434}