blob: 09bda0e3398e38ce6cb0498f144e03917c5f9673 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
John Rigby9c146032010-01-25 23:12:56 -07002/*
3 * (C) Copyright 2009 DENX Software Engineering
4 * Author: John Rigby <jrigby@gmail.com>
5 *
6 * Based on mx27/generic.c:
7 * Copyright (c) 2008 Eric Jarrige <eric.jarrige@armadeus.org>
8 * Copyright (c) 2009 Ilya Yanok <yanok@emcraft.com>
John Rigby9c146032010-01-25 23:12:56 -07009 */
10
11#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -070012#include <clock_legacy.h>
John Rigby9c146032010-01-25 23:12:56 -070013#include <div64.h>
14#include <netdev.h>
Simon Glassf5c208d2019-11-14 12:57:20 -070015#include <vsprintf.h>
John Rigby9c146032010-01-25 23:12:56 -070016#include <asm/io.h>
Adrian Alonsoa7209a22015-10-12 13:48:07 -050017#include <asm/arch-imx/cpu.h>
John Rigby9c146032010-01-25 23:12:56 -070018#include <asm/arch/imx-regs.h>
Timo Ketola738fa8d2012-04-18 22:55:28 +000019#include <asm/arch/clock.h>
John Rigby9c146032010-01-25 23:12:56 -070020
Yangbo Lu73340382019-06-21 11:42:28 +080021#ifdef CONFIG_FSL_ESDHC_IMX
22#include <fsl_esdhc_imx.h>
Benoît Thébaudeau95646052012-09-27 10:28:29 +000023
Timo Ketola738fa8d2012-04-18 22:55:28 +000024DECLARE_GLOBAL_DATA_PTR;
25#endif
26
John Rigby9c146032010-01-25 23:12:56 -070027/*
28 * get the system pll clock in Hz
29 *
30 * mfi + mfn / (mfd +1)
31 * f = 2 * f_ref * --------------------
32 * pd + 1
33 */
Fabio Estevamf231efb2011-10-13 05:34:59 +000034static unsigned int imx_decode_pll(unsigned int pll, unsigned int f_ref)
John Rigby9c146032010-01-25 23:12:56 -070035{
36 unsigned int mfi = (pll >> CCM_PLL_MFI_SHIFT)
37 & CCM_PLL_MFI_MASK;
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000038 int mfn = (pll >> CCM_PLL_MFN_SHIFT)
John Rigby9c146032010-01-25 23:12:56 -070039 & CCM_PLL_MFN_MASK;
40 unsigned int mfd = (pll >> CCM_PLL_MFD_SHIFT)
41 & CCM_PLL_MFD_MASK;
42 unsigned int pd = (pll >> CCM_PLL_PD_SHIFT)
43 & CCM_PLL_PD_MASK;
44
45 mfi = mfi <= 5 ? 5 : mfi;
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000046 mfn = mfn >= 512 ? mfn - 1024 : mfn;
47 mfd += 1;
48 pd += 1;
John Rigby9c146032010-01-25 23:12:56 -070049
Benoît Thébaudeauaa1cf2f2012-09-27 10:26:54 +000050 return lldiv(2 * (u64) f_ref * (mfi * mfd + mfn),
51 mfd * pd);
John Rigby9c146032010-01-25 23:12:56 -070052}
53
Fabio Estevamf231efb2011-10-13 05:34:59 +000054static ulong imx_get_mpllclk(void)
John Rigby9c146032010-01-25 23:12:56 -070055{
56 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Benoît Thébaudeaud2dd29d2012-08-21 11:05:12 +000057 ulong fref = MXC_HCLK;
John Rigby9c146032010-01-25 23:12:56 -070058
Fabio Estevamf231efb2011-10-13 05:34:59 +000059 return imx_decode_pll(readl(&ccm->mpctl), fref);
John Rigby9c146032010-01-25 23:12:56 -070060}
61
Benoît Thébaudeau9f2aa982017-05-03 11:59:04 +020062static ulong imx_get_upllclk(void)
63{
64 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
65 ulong fref = MXC_HCLK;
66
67 return imx_decode_pll(readl(&ccm->upctl), fref);
68}
69
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +000070static ulong imx_get_armclk(void)
John Rigby9c146032010-01-25 23:12:56 -070071{
72 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Fabio Estevamf231efb2011-10-13 05:34:59 +000073 ulong cctl = readl(&ccm->cctl);
74 ulong fref = imx_get_mpllclk();
John Rigby9c146032010-01-25 23:12:56 -070075 ulong div;
76
77 if (cctl & CCM_CCTL_ARM_SRC)
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000078 fref = lldiv((u64) fref * 3, 4);
John Rigby9c146032010-01-25 23:12:56 -070079
80 div = ((cctl >> CCM_CCTL_ARM_DIV_SHIFT)
81 & CCM_CCTL_ARM_DIV_MASK) + 1;
82
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000083 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -070084}
85
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +000086static ulong imx_get_ahbclk(void)
John Rigby9c146032010-01-25 23:12:56 -070087{
88 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Fabio Estevamf231efb2011-10-13 05:34:59 +000089 ulong cctl = readl(&ccm->cctl);
90 ulong fref = imx_get_armclk();
John Rigby9c146032010-01-25 23:12:56 -070091 ulong div;
92
93 div = ((cctl >> CCM_CCTL_AHB_DIV_SHIFT)
94 & CCM_CCTL_AHB_DIV_MASK) + 1;
95
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +000096 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -070097}
98
Benoît Thébaudeau05dd78f2012-09-27 10:27:28 +000099static ulong imx_get_ipgclk(void)
100{
101 return imx_get_ahbclk() / 2;
102}
103
Benoît Thébaudeaub3ab1392012-09-27 10:27:57 +0000104static ulong imx_get_perclk(int clk)
John Rigby9c146032010-01-25 23:12:56 -0700105{
106 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
Benoît Thébaudeau9f2aa982017-05-03 11:59:04 +0200107 ulong fref = readl(&ccm->mcr) & (1 << clk) ? imx_get_upllclk() :
108 imx_get_ahbclk();
John Rigby9c146032010-01-25 23:12:56 -0700109 ulong div;
110
Fabio Estevamf231efb2011-10-13 05:34:59 +0000111 div = readl(&ccm->pcdr[CCM_PERCLK_REG(clk)]);
112 div = ((div >> CCM_PERCLK_SHIFT(clk)) & CCM_PERCLK_MASK) + 1;
John Rigby9c146032010-01-25 23:12:56 -0700113
Benoît Thébaudeau48bffe02012-09-27 10:27:14 +0000114 return fref / div;
John Rigby9c146032010-01-25 23:12:56 -0700115}
116
Benoît Thébaudeau9d694242017-05-03 11:59:05 +0200117int imx_set_perclk(enum mxc_clock clk, bool from_upll, unsigned int freq)
118{
119 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
120 ulong fref = from_upll ? imx_get_upllclk() : imx_get_ahbclk();
121 ulong div = (fref + freq - 1) / freq;
122
123 if (clk > MXC_UART_CLK || !div || --div > CCM_PERCLK_MASK)
124 return -EINVAL;
125
126 clrsetbits_le32(&ccm->pcdr[CCM_PERCLK_REG(clk)],
127 CCM_PERCLK_MASK << CCM_PERCLK_SHIFT(clk),
128 div << CCM_PERCLK_SHIFT(clk));
129 if (from_upll)
130 setbits_le32(&ccm->mcr, 1 << clk);
131 else
132 clrbits_le32(&ccm->mcr, 1 << clk);
133 return 0;
134}
135
Timo Ketola738fa8d2012-04-18 22:55:28 +0000136unsigned int mxc_get_clock(enum mxc_clock clk)
137{
138 if (clk >= MXC_CLK_NUM)
139 return -1;
140 switch (clk) {
141 case MXC_ARM_CLK:
142 return imx_get_armclk();
Benoît Thébaudeau05dd78f2012-09-27 10:27:28 +0000143 case MXC_AHB_CLK:
144 return imx_get_ahbclk();
145 case MXC_IPG_CLK:
146 case MXC_CSPI_CLK:
Timo Ketola738fa8d2012-04-18 22:55:28 +0000147 case MXC_FEC_CLK:
Benoît Thébaudeau88a23822012-09-27 10:27:44 +0000148 return imx_get_ipgclk();
Timo Ketola738fa8d2012-04-18 22:55:28 +0000149 default:
150 return imx_get_perclk(clk);
151 }
152}
153
Fabio Estevam51f23542011-09-02 05:38:54 +0000154u32 get_cpu_rev(void)
155{
156 u32 srev;
157 u32 system_rev = 0x25000;
158
159 /* read SREV register from IIM module */
160 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
161 srev = readl(&iim->iim_srev);
162
163 switch (srev) {
164 case 0x00:
165 system_rev |= CHIP_REV_1_0;
166 break;
167 case 0x01:
168 system_rev |= CHIP_REV_1_1;
169 break;
Eric Benardc47d73f2012-09-23 02:03:05 +0000170 case 0x02:
171 system_rev |= CHIP_REV_1_2;
172 break;
Fabio Estevam51f23542011-09-02 05:38:54 +0000173 default:
174 system_rev |= 0x8000;
175 break;
176 }
177
178 return system_rev;
179}
180
John Rigby9c146032010-01-25 23:12:56 -0700181#if defined(CONFIG_DISPLAY_CPUINFO)
Fabio Estevam4c6b02e2011-09-23 05:13:22 +0000182static char *get_reset_cause(void)
183{
184 /* read RCSR register from CCM module */
185 struct ccm_regs *ccm =
186 (struct ccm_regs *)IMX_CCM_BASE;
187
188 u32 cause = readl(&ccm->rcsr) & 0x0f;
189
190 if (cause == 0)
191 return "POR";
192 else if (cause == 1)
193 return "RST";
194 else if ((cause & 2) == 2)
195 return "WDOG";
196 else if ((cause & 4) == 4)
197 return "SW RESET";
198 else if ((cause & 8) == 8)
199 return "JTAG";
200 else
201 return "unknown reset";
202
203}
204
Fabio Estevamf231efb2011-10-13 05:34:59 +0000205int print_cpuinfo(void)
John Rigby9c146032010-01-25 23:12:56 -0700206{
207 char buf[32];
Fabio Estevam51f23542011-09-02 05:38:54 +0000208 u32 cpurev = get_cpu_rev();
John Rigby9c146032010-01-25 23:12:56 -0700209
Fabio Estevam9a423242011-09-02 05:38:55 +0000210 printf("CPU: Freescale i.MX25 rev%d.%d%s at %s MHz\n",
Fabio Estevam51f23542011-09-02 05:38:54 +0000211 (cpurev & 0xF0) >> 4, (cpurev & 0x0F),
212 ((cpurev & 0x8000) ? " unknown" : ""),
Fabio Estevamf231efb2011-10-13 05:34:59 +0000213 strmhz(buf, imx_get_armclk()));
Fabio Estevam9882e202015-01-06 14:10:05 -0200214 printf("Reset cause: %s\n", get_reset_cause());
John Rigby9c146032010-01-25 23:12:56 -0700215 return 0;
216}
217#endif
218
Benoît Thébaudeau6991d6a2012-09-27 10:28:09 +0000219#if defined(CONFIG_FEC_MXC)
220/*
221 * Initializes on-chip ethernet controllers.
222 * to override, implement board_eth_init()
223 */
Fabio Estevamf231efb2011-10-13 05:34:59 +0000224int cpu_eth_init(bd_t *bis)
John Rigby9c146032010-01-25 23:12:56 -0700225{
John Rigby9c146032010-01-25 23:12:56 -0700226 struct ccm_regs *ccm = (struct ccm_regs *)IMX_CCM_BASE;
227 ulong val;
228
Fabio Estevamf231efb2011-10-13 05:34:59 +0000229 val = readl(&ccm->cgr0);
John Rigby9c146032010-01-25 23:12:56 -0700230 val |= (1 << 23);
Fabio Estevamf231efb2011-10-13 05:34:59 +0000231 writel(val, &ccm->cgr0);
232 return fecmxc_initialize(bis);
Timo Ketola738fa8d2012-04-18 22:55:28 +0000233}
Benoît Thébaudeau6991d6a2012-09-27 10:28:09 +0000234#endif
Timo Ketola738fa8d2012-04-18 22:55:28 +0000235
236int get_clocks(void)
237{
Yangbo Lu73340382019-06-21 11:42:28 +0800238#ifdef CONFIG_FSL_ESDHC_IMX
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000239#if CONFIG_SYS_FSL_ESDHC_ADDR == IMX_MMC_SDHC2_BASE
Simon Glass9e247d12012-12-13 20:49:05 +0000240 gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000241#else
Simon Glass9e247d12012-12-13 20:49:05 +0000242 gd->arch.sdhc_clk = mxc_get_clock(MXC_ESDHC1_CLK);
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000243#endif
Timo Ketola738fa8d2012-04-18 22:55:28 +0000244#endif
245 return 0;
John Rigby9c146032010-01-25 23:12:56 -0700246}
247
Yangbo Lu73340382019-06-21 11:42:28 +0800248#ifdef CONFIG_FSL_ESDHC_IMX
John Rigby9c146032010-01-25 23:12:56 -0700249/*
250 * Initializes on-chip MMC controllers.
251 * to override, implement board_mmc_init()
252 */
Fabio Estevamf231efb2011-10-13 05:34:59 +0000253int cpu_mmc_init(bd_t *bis)
John Rigby9c146032010-01-25 23:12:56 -0700254{
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000255 return fsl_esdhc_mmc_init(bis);
John Rigby9c146032010-01-25 23:12:56 -0700256}
Benoît Thébaudeau95646052012-09-27 10:28:29 +0000257#endif
John Rigby9c146032010-01-25 23:12:56 -0700258
John Rigby9c146032010-01-25 23:12:56 -0700259#ifdef CONFIG_FEC_MXC
Fabio Estevam04fc1282011-12-20 05:46:31 +0000260void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
Liu Hui-R643434df66192010-11-18 23:45:55 +0000261{
262 int i;
263 struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE;
264 struct fuse_bank *bank = &iim->bank[0];
265 struct fuse_bank0_regs *fuse =
266 (struct fuse_bank0_regs *)bank->fuse_regs;
267
268 for (i = 0; i < 6; i++)
269 mac[i] = readl(&fuse->mac_addr[i]) & 0xff;
270}
John Rigby9c146032010-01-25 23:12:56 -0700271#endif /* CONFIG_FEC_MXC */