blob: 88fb7cb63d1f2e1681807a6f9e6b15b8260c042b [file] [log] [blame]
Stefano Babicafef6db2010-01-20 18:19:51 +01001/*
2 * (C) Copyright 2009 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
Liu Hui-R64343baa2d782011-01-03 22:27:35 +000023#ifndef __ASM_ARCH_MX5_IMX_REGS_H__
24#define __ASM_ARCH_MX5_IMX_REGS_H__
Stefano Babicafef6db2010-01-20 18:19:51 +010025
Liu Hui-R64343baa2d782011-01-03 22:27:35 +000026#if defined(CONFIG_MX51)
Shawn Guobc08e7e2010-10-28 10:13:15 +080027#define IRAM_BASE_ADDR 0x1FFE0000 /* internal ram */
Fabio Estevamd81a4542012-05-15 08:01:16 +000028#define IPU_SOC_BASE_ADDR 0x40000000
29#define IPU_SOC_OFFSET 0x1E000000
Liu Hui-R64343baa2d782011-01-03 22:27:35 +000030#define SPBA0_BASE_ADDR 0x70000000
31#define AIPS1_BASE_ADDR 0x73F00000
32#define AIPS2_BASE_ADDR 0x83F00000
33#define CSD0_BASE_ADDR 0x90000000
34#define CSD1_BASE_ADDR 0xA0000000
35#define NFC_BASE_ADDR_AXI 0xCFFF0000
Fabio Estevam4ce36242011-06-07 07:02:50 +000036#define CS1_BASE_ADDR 0xB8000000
Liu Hui-R64343baa2d782011-01-03 22:27:35 +000037#elif defined(CONFIG_MX53)
Fabio Estevamd81a4542012-05-15 08:01:16 +000038#define IPU_SOC_BASE_ADDR 0x18000000
39#define IPU_SOC_OFFSET 0x06000000
Liu Hui-R64343baa2d782011-01-03 22:27:35 +000040#define SPBA0_BASE_ADDR 0x50000000
41#define AIPS1_BASE_ADDR 0x53F00000
42#define AIPS2_BASE_ADDR 0x63F00000
43#define CSD0_BASE_ADDR 0x70000000
44#define CSD1_BASE_ADDR 0xB0000000
45#define NFC_BASE_ADDR_AXI 0xF7FF0000
46#define IRAM_BASE_ADDR 0xF8000000
Fabio Estevam4ce36242011-06-07 07:02:50 +000047#define CS1_BASE_ADDR 0xF4000000
Stefano Babicd38db762012-02-22 00:24:36 +000048#define SATA_BASE_ADDR 0x10000000
Liu Hui-R64343baa2d782011-01-03 22:27:35 +000049#else
50#error "CPU_TYPE not defined"
51#endif
52
Fabio Estevamd81a4542012-05-15 08:01:16 +000053#define IPU_CTRL_BASE_ADDR IPU_SOC_BASE_ADDR + IPU_SOC_OFFSET
54
Liu Hui-R64343baa2d782011-01-03 22:27:35 +000055#define IRAM_SIZE 0x00020000 /* 128 KB */
Stefano Babicafef6db2010-01-20 18:19:51 +010056
57/*
58 * SPBA global module enabled #0
59 */
Stefano Babicafef6db2010-01-20 18:19:51 +010060#define MMC_SDHC1_BASE_ADDR (SPBA0_BASE_ADDR + 0x00004000)
61#define MMC_SDHC2_BASE_ADDR (SPBA0_BASE_ADDR + 0x00008000)
Stefano Babic1ca47d92011-11-22 15:22:39 +010062#define UART3_BASE (SPBA0_BASE_ADDR + 0x0000C000)
Stefano Babicafef6db2010-01-20 18:19:51 +010063#define CSPI1_BASE_ADDR (SPBA0_BASE_ADDR + 0x00010000)
64#define SSI2_BASE_ADDR (SPBA0_BASE_ADDR + 0x00014000)
65#define MMC_SDHC3_BASE_ADDR (SPBA0_BASE_ADDR + 0x00020000)
66#define MMC_SDHC4_BASE_ADDR (SPBA0_BASE_ADDR + 0x00024000)
67#define SPDIF_BASE_ADDR (SPBA0_BASE_ADDR + 0x00028000)
68#define ATA_DMA_BASE_ADDR (SPBA0_BASE_ADDR + 0x00030000)
69#define SLIM_DMA_BASE_ADDR (SPBA0_BASE_ADDR + 0x00034000)
70#define HSI2C_DMA_BASE_ADDR (SPBA0_BASE_ADDR + 0x00038000)
71#define SPBA_CTRL_BASE_ADDR (SPBA0_BASE_ADDR + 0x0003C000)
72
73/*
74 * AIPS 1
75 */
Stefano Babicafef6db2010-01-20 18:19:51 +010076#define OTG_BASE_ADDR (AIPS1_BASE_ADDR + 0x00080000)
77#define GPIO1_BASE_ADDR (AIPS1_BASE_ADDR + 0x00084000)
78#define GPIO2_BASE_ADDR (AIPS1_BASE_ADDR + 0x00088000)
79#define GPIO3_BASE_ADDR (AIPS1_BASE_ADDR + 0x0008C000)
80#define GPIO4_BASE_ADDR (AIPS1_BASE_ADDR + 0x00090000)
81#define KPP_BASE_ADDR (AIPS1_BASE_ADDR + 0x00094000)
82#define WDOG1_BASE_ADDR (AIPS1_BASE_ADDR + 0x00098000)
83#define WDOG2_BASE_ADDR (AIPS1_BASE_ADDR + 0x0009C000)
84#define GPT1_BASE_ADDR (AIPS1_BASE_ADDR + 0x000A0000)
85#define SRTC_BASE_ADDR (AIPS1_BASE_ADDR + 0x000A4000)
86#define IOMUXC_BASE_ADDR (AIPS1_BASE_ADDR + 0x000A8000)
87#define EPIT1_BASE_ADDR (AIPS1_BASE_ADDR + 0x000AC000)
88#define EPIT2_BASE_ADDR (AIPS1_BASE_ADDR + 0x000B0000)
89#define PWM1_BASE_ADDR (AIPS1_BASE_ADDR + 0x000B4000)
90#define PWM2_BASE_ADDR (AIPS1_BASE_ADDR + 0x000B8000)
Stefano Babic1ca47d92011-11-22 15:22:39 +010091#define UART1_BASE (AIPS1_BASE_ADDR + 0x000BC000)
92#define UART2_BASE (AIPS1_BASE_ADDR + 0x000C0000)
Stefano Babicafef6db2010-01-20 18:19:51 +010093#define SRC_BASE_ADDR (AIPS1_BASE_ADDR + 0x000D0000)
94#define CCM_BASE_ADDR (AIPS1_BASE_ADDR + 0x000D4000)
95#define GPC_BASE_ADDR (AIPS1_BASE_ADDR + 0x000D8000)
96
Liu Hui-R64343baa2d782011-01-03 22:27:35 +000097#if defined(CONFIG_MX53)
98#define GPIO5_BASE_ADDR (AIPS1_BASE_ADDR + 0x000DC000)
99#define GPIO6_BASE_ADDR (AIPS1_BASE_ADDR + 0x000E0000)
100#define GPIO7_BASE_ADDR (AIPS1_BASE_ADDR + 0x000E4000)
Stefano Babica4dd6df2012-02-22 00:24:33 +0000101#define UART4_BASE_ADDR (AIPS1_BASE_ADDR + 0x000F0000)
Liu Hui-R64343baa2d782011-01-03 22:27:35 +0000102#endif
Stefano Babicafef6db2010-01-20 18:19:51 +0100103/*
104 * AIPS 2
105 */
Stefano Babicafef6db2010-01-20 18:19:51 +0100106#define PLL1_BASE_ADDR (AIPS2_BASE_ADDR + 0x00080000)
107#define PLL2_BASE_ADDR (AIPS2_BASE_ADDR + 0x00084000)
108#define PLL3_BASE_ADDR (AIPS2_BASE_ADDR + 0x00088000)
Marek Vasut3c844f32011-09-23 11:43:47 +0200109#ifdef CONFIG_MX53
110#define PLL4_BASE_ADDR (AIPS2_BASE_ADDR + 0x0008c000)
111#endif
Stefano Babicafef6db2010-01-20 18:19:51 +0100112#define AHBMAX_BASE_ADDR (AIPS2_BASE_ADDR + 0x00094000)
113#define IIM_BASE_ADDR (AIPS2_BASE_ADDR + 0x00098000)
114#define CSU_BASE_ADDR (AIPS2_BASE_ADDR + 0x0009C000)
115#define ARM_BASE_ADDR (AIPS2_BASE_ADDR + 0x000A0000)
116#define OWIRE_BASE_ADDR (AIPS2_BASE_ADDR + 0x000A4000)
117#define FIRI_BASE_ADDR (AIPS2_BASE_ADDR + 0x000A8000)
118#define CSPI2_BASE_ADDR (AIPS2_BASE_ADDR + 0x000AC000)
119#define SDMA_BASE_ADDR (AIPS2_BASE_ADDR + 0x000B0000)
120#define SCC_BASE_ADDR (AIPS2_BASE_ADDR + 0x000B4000)
121#define ROMCP_BASE_ADDR (AIPS2_BASE_ADDR + 0x000B8000)
122#define RTIC_BASE_ADDR (AIPS2_BASE_ADDR + 0x000BC000)
123#define CSPI3_BASE_ADDR (AIPS2_BASE_ADDR + 0x000C0000)
124#define I2C2_BASE_ADDR (AIPS2_BASE_ADDR + 0x000C4000)
125#define I2C1_BASE_ADDR (AIPS2_BASE_ADDR + 0x000C8000)
126#define SSI1_BASE_ADDR (AIPS2_BASE_ADDR + 0x000CC000)
127#define AUDMUX_BASE_ADDR (AIPS2_BASE_ADDR + 0x000D0000)
128#define M4IF_BASE_ADDR (AIPS2_BASE_ADDR + 0x000D8000)
129#define ESDCTL_BASE_ADDR (AIPS2_BASE_ADDR + 0x000D9000)
130#define WEIM_BASE_ADDR (AIPS2_BASE_ADDR + 0x000DA000)
131#define NFC_BASE_ADDR (AIPS2_BASE_ADDR + 0x000DB000)
132#define EMI_BASE_ADDR (AIPS2_BASE_ADDR + 0x000DBF00)
133#define MIPI_HSC_BASE_ADDR (AIPS2_BASE_ADDR + 0x000DC000)
134#define ATA_BASE_ADDR (AIPS2_BASE_ADDR + 0x000E0000)
135#define SIM_BASE_ADDR (AIPS2_BASE_ADDR + 0x000E4000)
136#define SSI3BASE_ADDR (AIPS2_BASE_ADDR + 0x000E8000)
137#define FEC_BASE_ADDR (AIPS2_BASE_ADDR + 0x000EC000)
138#define TVE_BASE_ADDR (AIPS2_BASE_ADDR + 0x000F0000)
139#define VPU_BASE_ADDR (AIPS2_BASE_ADDR + 0x000F4000)
140#define SAHARA_BASE_ADDR (AIPS2_BASE_ADDR + 0x000F8000)
141
Stefano Babica4dd6df2012-02-22 00:24:33 +0000142#if defined(CONFIG_MX53)
143#define UART5_BASE_ADDR (AIPS2_BASE_ADDR + 0x00090000)
144#endif
145
Stefano Babicafef6db2010-01-20 18:19:51 +0100146/*
Fabio Estevam4ce36242011-06-07 07:02:50 +0000147 * WEIM CSnGCR1
148 */
149#define CSEN 1
150#define SWR (1 << 1)
151#define SRD (1 << 2)
152#define MUM (1 << 3)
153#define WFL (1 << 4)
154#define RFL (1 << 5)
155#define CRE (1 << 6)
156#define CREP (1 << 7)
157#define BL(x) (((x) & 0x7) << 8)
158#define WC (1 << 11)
159#define BCD(x) (((x) & 0x3) << 12)
160#define BCS(x) (((x) & 0x3) << 14)
161#define DSZ(x) (((x) & 0x7) << 16)
162#define SP (1 << 19)
163#define CSREC(x) (((x) & 0x7) << 20)
164#define AUS (1 << 23)
165#define GBC(x) (((x) & 0x7) << 24)
166#define WP (1 << 27)
167#define PSZ(x) (((x) & 0x0f << 28)
168
169/*
170 * WEIM CSnGCR2
171 */
172#define ADH(x) (((x) & 0x3))
173#define DAPS(x) (((x) & 0x0f << 4)
174#define DAE (1 << 8)
175#define DAP (1 << 9)
176#define MUX16_BYP (1 << 12)
177
178/*
179 * WEIM CSnRCR1
180 */
181#define RCSN(x) (((x) & 0x7))
182#define RCSA(x) (((x) & 0x7) << 4)
183#define OEN(x) (((x) & 0x7) << 8)
184#define OEA(x) (((x) & 0x7) << 12)
185#define RADVN(x) (((x) & 0x7) << 16)
186#define RAL (1 << 19)
187#define RADVA(x) (((x) & 0x7) << 20)
188#define RWSC(x) (((x) & 0x3f) << 24)
189
190/*
191 * WEIM CSnRCR2
192 */
193#define RBEN(x) (((x) & 0x7))
194#define RBE (1 << 3)
195#define RBEA(x) (((x) & 0x7) << 4)
196#define RL(x) (((x) & 0x3) << 8)
197#define PAT(x) (((x) & 0x7) << 12)
198#define APR (1 << 15)
199
200/*
201 * WEIM CSnWCR1
202 */
203#define WCSN(x) (((x) & 0x7))
204#define WCSA(x) (((x) & 0x7) << 3)
205#define WEN(x) (((x) & 0x7) << 6)
206#define WEA(x) (((x) & 0x7) << 9)
207#define WBEN(x) (((x) & 0x7) << 12)
208#define WBEA(x) (((x) & 0x7) << 15)
209#define WADVN(x) (((x) & 0x7) << 18)
210#define WADVA(x) (((x) & 0x7) << 21)
211#define WWSC(x) (((x) & 0x3f) << 24)
212#define WBED1 (1 << 30)
213#define WAL (1 << 31)
214
215/*
216 * WEIM CSnWCR2
217 */
218#define WBED 1
219
220/*
221 * WEIM WCR
222 */
223#define BCM 1
224#define GBCD(x) (((x) & 0x3) << 1)
225#define INTEN (1 << 4)
226#define INTPOL (1 << 5)
227#define WDOG_EN (1 << 8)
228#define WDOG_LIMIT(x) (((x) & 0x3) << 9)
229
Fabio Estevam88a22a22011-06-07 07:02:52 +0000230#define CS0_128 0
231#define CS0_64M_CS1_64M 1
232#define CS0_64M_CS1_32M_CS2_32M 2
233#define CS0_32M_CS1_32M_CS2_32M_CS3_32M 3
234
Fabio Estevam4ce36242011-06-07 07:02:50 +0000235/*
Eric Nelsonfe1e7612012-01-31 07:52:03 +0000236 * CSPI register definitions
237 */
238#define MXC_ECSPI
239#define MXC_CSPICTRL_EN (1 << 0)
240#define MXC_CSPICTRL_MODE (1 << 1)
241#define MXC_CSPICTRL_XCH (1 << 2)
242#define MXC_CSPICTRL_CHIPSELECT(x) (((x) & 0x3) << 12)
243#define MXC_CSPICTRL_BITCOUNT(x) (((x) & 0xfff) << 20)
244#define MXC_CSPICTRL_PREDIV(x) (((x) & 0xF) << 12)
245#define MXC_CSPICTRL_POSTDIV(x) (((x) & 0xF) << 8)
246#define MXC_CSPICTRL_SELCHAN(x) (((x) & 0x3) << 18)
247#define MXC_CSPICTRL_MAXBITS 0xfff
248#define MXC_CSPICTRL_TC (1 << 7)
249#define MXC_CSPICTRL_RXOVF (1 << 6)
250#define MXC_CSPIPERIOD_32KHZ (1 << 15)
251#define MAX_SPI_BYTES 32
252
253/* Bit position inside CTRL register to be associated with SS */
254#define MXC_CSPICTRL_CHAN 18
255
256/* Bit position inside CON register to be associated with SS */
257#define MXC_CSPICON_POL 4
258#define MXC_CSPICON_PHA 0
259#define MXC_CSPICON_SSPOL 12
260#define MXC_SPI_BASE_ADDRESSES \
261 CSPI1_BASE_ADDR, \
262 CSPI2_BASE_ADDR, \
263 CSPI3_BASE_ADDR,
264
265/*
Stefano Babicafef6db2010-01-20 18:19:51 +0100266 * Number of GPIO pins per port
267 */
268#define GPIO_NUM_PIN 32
269
270#define IIM_SREV 0x24
271#define ROM_SI_REV 0x48
272
273#define NFC_BUF_SIZE 0x1000
274
275/* M4IF */
276#define M4IF_FBPM0 0x40
277#define M4IF_FIDBP 0x48
278
279/* Assuming 24MHz input clock with doubler ON */
280/* MFI PDF */
David Jander088b3382011-07-13 21:11:53 +0000281#define DP_OP_864 ((8 << 4) + ((1 - 1) << 0))
282#define DP_MFD_864 (180 - 1) /* PL Dither mode */
283#define DP_MFN_864 180
284#define DP_MFN_800_DIT 60 /* PL Dither mode */
285
Stefano Babicafef6db2010-01-20 18:19:51 +0100286#define DP_OP_850 ((8 << 4) + ((1 - 1) << 0))
287#define DP_MFD_850 (48 - 1)
288#define DP_MFN_850 41
289
290#define DP_OP_800 ((8 << 4) + ((1 - 1) << 0))
291#define DP_MFD_800 (3 - 1)
292#define DP_MFN_800 1
293
294#define DP_OP_700 ((7 << 4) + ((1 - 1) << 0))
295#define DP_MFD_700 (24 - 1)
296#define DP_MFN_700 7
297
298#define DP_OP_665 ((6 << 4) + ((1 - 1) << 0))
299#define DP_MFD_665 (96 - 1)
300#define DP_MFN_665 89
301
302#define DP_OP_532 ((5 << 4) + ((1 - 1) << 0))
303#define DP_MFD_532 (24 - 1)
304#define DP_MFN_532 13
305
306#define DP_OP_400 ((8 << 4) + ((2 - 1) << 0))
307#define DP_MFD_400 (3 - 1)
308#define DP_MFN_400 1
309
310#define DP_OP_216 ((6 << 4) + ((3 - 1) << 0))
311#define DP_MFD_216 (4 - 1)
312#define DP_MFN_216 3
313
314#define CHIP_REV_1_0 0x10
315#define CHIP_REV_1_1 0x11
316#define CHIP_REV_2_0 0x20
317#define CHIP_REV_2_5 0x25
318#define CHIP_REV_3_0 0x30
319
320#define BOARD_REV_1_0 0x0
321#define BOARD_REV_2_0 0x1
322
Liu Hui-R643434df66192010-11-18 23:45:55 +0000323#define IMX_IIM_BASE (IIM_BASE_ADDR)
324
Stefano Babicffb5a7b2010-09-30 13:11:57 +0200325#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
326#include <asm/types.h>
327
328#define __REG(x) (*((volatile u32 *)(x)))
329#define __REG16(x) (*((volatile u16 *)(x)))
330#define __REG8(x) (*((volatile u8 *)(x)))
Stefano Babicafef6db2010-01-20 18:19:51 +0100331
Stefano Babicafef6db2010-01-20 18:19:51 +0100332struct clkctl {
333 u32 ccr;
334 u32 ccdr;
335 u32 csr;
336 u32 ccsr;
337 u32 cacrr;
338 u32 cbcdr;
339 u32 cbcmr;
340 u32 cscmr1;
341 u32 cscmr2;
342 u32 cscdr1;
343 u32 cs1cdr;
344 u32 cs2cdr;
345 u32 cdcdr;
346 u32 chsccdr;
347 u32 cscdr2;
348 u32 cscdr3;
349 u32 cscdr4;
350 u32 cwdr;
351 u32 cdhipr;
352 u32 cdcr;
353 u32 ctor;
354 u32 clpcr;
355 u32 cisr;
356 u32 cimr;
357 u32 ccosr;
358 u32 cgpr;
359 u32 ccgr0;
360 u32 ccgr1;
361 u32 ccgr2;
362 u32 ccgr3;
363 u32 ccgr4;
364 u32 ccgr5;
365 u32 ccgr6;
Stefano Babic115f7592011-07-07 03:37:06 +0000366#if defined(CONFIG_MX53)
367 u32 ccgr7;
368#endif
Stefano Babicafef6db2010-01-20 18:19:51 +0100369 u32 cmeor;
370};
371
Stefano Babic115f7592011-07-07 03:37:06 +0000372/* DPLL registers */
373struct dpll {
374 u32 dp_ctl;
375 u32 dp_config;
376 u32 dp_op;
377 u32 dp_mfd;
378 u32 dp_mfn;
379 u32 dp_mfn_minus;
380 u32 dp_mfn_plus;
381 u32 dp_hfs_op;
382 u32 dp_hfs_mfd;
383 u32 dp_hfs_mfn;
384 u32 dp_mfn_togc;
385 u32 dp_destat;
386};
Stefano Babicafef6db2010-01-20 18:19:51 +0100387/* WEIM registers */
388struct weim {
Fabio Estevam4ce36242011-06-07 07:02:50 +0000389 u32 cs0gcr1;
390 u32 cs0gcr2;
391 u32 cs0rcr1;
392 u32 cs0rcr2;
393 u32 cs0wcr1;
394 u32 cs0wcr2;
395 u32 cs1gcr1;
396 u32 cs1gcr2;
397 u32 cs1rcr1;
398 u32 cs1rcr2;
399 u32 cs1wcr1;
400 u32 cs1wcr2;
401 u32 cs2gcr1;
402 u32 cs2gcr2;
403 u32 cs2rcr1;
404 u32 cs2rcr2;
405 u32 cs2wcr1;
406 u32 cs2wcr2;
407 u32 cs3gcr1;
408 u32 cs3gcr2;
409 u32 cs3rcr1;
410 u32 cs3rcr2;
411 u32 cs3wcr1;
412 u32 cs3wcr2;
413 u32 cs4gcr1;
414 u32 cs4gcr2;
415 u32 cs4rcr1;
416 u32 cs4rcr2;
417 u32 cs4wcr1;
418 u32 cs4wcr2;
419 u32 cs5gcr1;
420 u32 cs5gcr2;
421 u32 cs5rcr1;
422 u32 cs5rcr2;
423 u32 cs5wcr1;
424 u32 cs5wcr2;
425 u32 wcr;
426 u32 wiar;
427 u32 ear;
Stefano Babicafef6db2010-01-20 18:19:51 +0100428};
429
Fabio Estevamf8004b12011-06-07 07:02:51 +0000430#if defined(CONFIG_MX51)
431struct iomuxc {
432 u32 gpr0;
433 u32 gpr1;
434 u32 omux0;
435 u32 omux1;
436 u32 omux2;
437 u32 omux3;
438 u32 omux4;
439};
440#elif defined(CONFIG_MX53)
441struct iomuxc {
442 u32 gpr0;
443 u32 gpr1;
444 u32 gpr2;
445 u32 omux0;
446 u32 omux1;
447 u32 omux2;
448 u32 omux3;
449 u32 omux4;
450};
451#endif
452
Stefano Babic74c5a892010-08-20 10:42:31 +0200453/* System Reset Controller (SRC) */
454struct src {
455 u32 scr;
456 u32 sbmr;
457 u32 srsr;
458 u32 reserved1[2];
459 u32 sisr;
460 u32 simr;
461};
Liu Hui-R643434df66192010-11-18 23:45:55 +0000462
Stefano Babic28580452011-01-19 22:46:33 +0000463/* CSPI registers */
464struct cspi_regs {
465 u32 rxdata;
466 u32 txdata;
467 u32 ctrl;
468 u32 cfg;
469 u32 intr;
470 u32 dma;
471 u32 stat;
472 u32 period;
473};
474
Liu Hui-R643434df66192010-11-18 23:45:55 +0000475struct iim_regs {
476 u32 stat;
477 u32 statm;
478 u32 err;
479 u32 emask;
480 u32 fctl;
481 u32 ua;
482 u32 la;
483 u32 sdat;
484 u32 prev;
485 u32 srev;
486 u32 preg_p;
487 u32 scs0;
488 u32 scs1;
489 u32 scs2;
490 u32 scs3;
491 u32 res0[0x1f1];
492 struct fuse_bank {
493 u32 fuse_regs[0x20];
494 u32 fuse_rsvd[0xe0];
495 } bank[4];
496};
497
Fabio Estevam8b3533c2012-05-08 03:40:49 +0000498struct fuse_bank0_regs {
499 u32 fuse0_23[24];
500 u32 gp[8];
501};
502
Liu Hui-R643434df66192010-11-18 23:45:55 +0000503struct fuse_bank1_regs {
504 u32 fuse0_8[9];
505 u32 mac_addr[6];
506 u32 fuse15_31[0x11];
507};
508
Stefano Babicafef6db2010-01-20 18:19:51 +0100509#endif /* __ASSEMBLER__*/
510
Liu Hui-R64343baa2d782011-01-03 22:27:35 +0000511#endif /* __ASM_ARCH_MX5_IMX_REGS_H__ */