blob: 1949c3f558f3715a38bfdadcf81b95d5650ae150 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Heiko Schocherac1956e2006-04-20 08:42:42 +02002/*
Jens Scharsig2686eff2012-05-02 00:57:08 +00003 * Configuation settings for the BuS EB+CPU5283 boards (aka EB+MCF-EV123)
Heiko Schocherac1956e2006-04-20 08:42:42 +02004 *
Jens Scharsig772d9b02009-07-24 10:31:48 +02005 * (C) Copyright 2005-2009 BuS Elektronik GmbH & Co.KG <esw@bus-elektonik.de>
Heiko Schocherac1956e2006-04-20 08:42:42 +02006 */
7
Jens Scharsig2686eff2012-05-02 00:57:08 +00008#ifndef _CONFIG_EB_CPU5282_H_
9#define _CONFIG_EB_CPU5282_H_
Heiko Schocherac1956e2006-04-20 08:42:42 +020010
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020011#undef CONFIG_SYS_HALT_BEFOR_RAM_JUMP
Wolfgang Denkf7290752006-06-10 22:00:40 +020012
Jens Scharsig772d9b02009-07-24 10:31:48 +020013/*----------------------------------------------------------------------*
14 * High Level Configuration Options (easy to change) *
15 *----------------------------------------------------------------------*/
Heiko Schocherac1956e2006-04-20 08:42:42 +020016
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020017#define CONFIG_SYS_UART_PORT (0)
Heiko Schocherac1956e2006-04-20 08:42:42 +020018
Jens Scharsig772d9b02009-07-24 10:31:48 +020019#undef CONFIG_MONITOR_IS_IN_RAM /* starts uboot direct */
Heiko Schocherac1956e2006-04-20 08:42:42 +020020
21#define CONFIG_BOOTCOMMAND "printenv"
22
Jens Scharsig772d9b02009-07-24 10:31:48 +020023/*----------------------------------------------------------------------*
24 * Options *
25 *----------------------------------------------------------------------*/
26
27#define CONFIG_BOOT_RETRY_TIME -1
28#define CONFIG_RESET_TO_RETRY
Jens Scharsig772d9b02009-07-24 10:31:48 +020029
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000030#define CONFIG_HW_WATCHDOG
31
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000032#define STATUS_LED_ACTIVE 0
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000033
Jens Scharsig772d9b02009-07-24 10:31:48 +020034/*----------------------------------------------------------------------*
35 * Configuration for environment *
36 * Environment is in the second sector of the first 256k of flash *
37 *----------------------------------------------------------------------*/
38
Jon Loeligerdbb2b542007-07-07 20:56:05 -050039/*
Jon Loeligerf5709d12007-07-10 09:02:57 -050040 * BOOTP options
41 */
42#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligerf5709d12007-07-10 09:02:57 -050043
TsiChung Liew26c9f3c2008-07-09 15:21:44 -050044#define CONFIG_MCFTMR
45
Jens Scharsig772d9b02009-07-24 10:31:48 +020046#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jens Scharsig772d9b02009-07-24 10:31:48 +020047#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Heiko Schocherac1956e2006-04-20 08:42:42 +020048
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049/*#define CONFIG_SYS_DRAM_TEST 1 */
50#undef CONFIG_SYS_DRAM_TEST
Heiko Schocherac1956e2006-04-20 08:42:42 +020051
Jens Scharsig772d9b02009-07-24 10:31:48 +020052/*----------------------------------------------------------------------*
53 * Clock and PLL Configuration *
54 *----------------------------------------------------------------------*/
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000055#define CONFIG_SYS_CLK 80000000 /* 8MHz * 8 */
Heiko Schocherac1956e2006-04-20 08:42:42 +020056
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000057/* PLL Configuration: Ext Clock * 8 (see table 9-4 of MCF user manual) */
Heiko Schocherac1956e2006-04-20 08:42:42 +020058
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000059#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
Jens Scharsig772d9b02009-07-24 10:31:48 +020060#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
Heiko Schocherac1956e2006-04-20 08:42:42 +020061
Jens Scharsig772d9b02009-07-24 10:31:48 +020062/*----------------------------------------------------------------------*
63 * Network *
64 *----------------------------------------------------------------------*/
65
Angelo Durgehello68d46ad2019-11-15 23:54:15 +010066#ifdef CONFIG_MCFFEC
Jens Scharsig772d9b02009-07-24 10:31:48 +020067#define CONFIG_MII_INIT 1
68#define CONFIG_SYS_DISCOVER_PHY
69#define CONFIG_SYS_RX_ETH_BUFFER 8
70#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jens Scharsig772d9b02009-07-24 10:31:48 +020071#define CONFIG_OVERWRITE_ETHADDR_ONCE
Angelo Durgehello68d46ad2019-11-15 23:54:15 +010072#endif
Jens Scharsig772d9b02009-07-24 10:31:48 +020073
74/*-------------------------------------------------------------------------
Heiko Schocherac1956e2006-04-20 08:42:42 +020075 * Low Level Configuration Settings
76 * (address mappings, register initial values, etc.)
77 * You should know what you are doing if you make changes here.
Jens Scharsig772d9b02009-07-24 10:31:48 +020078 *-----------------------------------------------------------------------*/
79
80#define CONFIG_SYS_MBAR 0x40000000
Heiko Schocherac1956e2006-04-20 08:42:42 +020081
Heiko Schocherac1956e2006-04-20 08:42:42 +020082/*-----------------------------------------------------------------------
83 * Definitions for initial stack pointer and data area (in DPRAM)
Jens Scharsig772d9b02009-07-24 10:31:48 +020084 *-----------------------------------------------------------------------*/
85
86#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000087#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Jens Scharsig772d9b02009-07-24 10:31:48 +020088#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +020089 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocherac1956e2006-04-20 08:42:42 +020091
92/*-----------------------------------------------------------------------
93 * Start addresses for the final memory configuration
94 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocherac1956e2006-04-20 08:42:42 +020096 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +000097#define CONFIG_SYS_SDRAM_BASE0 0x00000000
98#define CONFIG_SYS_SDRAM_SIZE0 16 /* SDRAM size in MB */
Heiko Schocherac1956e2006-04-20 08:42:42 +020099
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000100#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_SDRAM_BASE0
101#define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_SDRAM_SIZE0
Heiko Schocherac1956e2006-04-20 08:42:42 +0200102
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_MONITOR_LEN 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Heiko Schocherac1956e2006-04-20 08:42:42 +0200105
106/*
107 * For booting Linux, the board info and command line data
108 * have to be in the first 8 MB of memory, since this is
109 * the maximum mapped by the Linux kernel during initialization ??
110 */
Jens Scharsig772d9b02009-07-24 10:31:48 +0200111#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200112
113/*-----------------------------------------------------------------------
114 * FLASH organization
115 */
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000116#define CONFIG_FLASH_SHOW_PROGRESS 45
Jens Scharsig772d9b02009-07-24 10:31:48 +0200117
118#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
119#define CONFIG_SYS_INT_FLASH_BASE 0xF0000000
120#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
121
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000122#define CONFIG_SYS_MAX_FLASH_SECT 128
123#define CONFIG_SYS_MAX_FLASH_BANKS 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_FLASH_ERASE_TOUT 10000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200125
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000126#define CONFIG_SYS_FLASH_SIZE 16*1024*1024
127#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
128
129#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
130
Heiko Schocherac1956e2006-04-20 08:42:42 +0200131/*-----------------------------------------------------------------------
132 * Cache Configuration
133 */
Heiko Schocherac1956e2006-04-20 08:42:42 +0200134
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600135#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200136 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600137#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200138 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600139#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
140#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
141 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
142 CF_ACR_EN | CF_ACR_SM_ALL)
143#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
144 CF_CACR_CEIB | CF_CACR_DBWE | \
145 CF_CACR_EUSP)
146
Heiko Schocherac1956e2006-04-20 08:42:42 +0200147/*-----------------------------------------------------------------------
148 * Memory bank definitions
149 */
150
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000151#define CONFIG_SYS_CS0_BASE 0xFF000000
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000152#define CONFIG_SYS_CS0_CTRL 0x00001980
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000153#define CONFIG_SYS_CS0_MASK 0x00FF0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200154
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000155#define CONFIG_SYS_CS2_BASE 0xE0000000
156#define CONFIG_SYS_CS2_CTRL 0x00001980
157#define CONFIG_SYS_CS2_MASK 0x000F0001
158
159#define CONFIG_SYS_CS3_BASE 0xE0100000
160#define CONFIG_SYS_CS3_CTRL 0x00001980
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000161#define CONFIG_SYS_CS3_MASK 0x000F0001
Heiko Schocherac1956e2006-04-20 08:42:42 +0200162
163/*-----------------------------------------------------------------------
164 * Port configuration
165 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
167#define CONFIG_SYS_PADDR 0x0000000
168#define CONFIG_SYS_PADAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200169
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
171#define CONFIG_SYS_PBDDR 0x0000000
172#define CONFIG_SYS_PBDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
175#define CONFIG_SYS_PCDDR 0x0000000
176#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200177
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
179#define CONFIG_SYS_PCDDR 0x0000000
180#define CONFIG_SYS_PCDAT 0x0000000
Heiko Schocherac1956e2006-04-20 08:42:42 +0200181
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000182#define CONFIG_SYS_PASPAR 0x0F0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_PEHLPAR 0xC0
Jens Scharsig772d9b02009-07-24 10:31:48 +0200184#define CONFIG_SYS_PUAPAR 0x0F
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_DDRUA 0x05
186#define CONFIG_SYS_PJPAR 0xFF
Heiko Schocherac1956e2006-04-20 08:42:42 +0200187
188/*-----------------------------------------------------------------------
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000189 * I2C
190 */
191
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000192#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
193
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000194#ifdef CONFIG_CMD_DATE
195#define CONFIG_RTC_DS1338
196#define CONFIG_I2C_RTC_ADDR 0x68
197#endif
198
199/*-----------------------------------------------------------------------
Jens Scharsig772d9b02009-07-24 10:31:48 +0200200 * VIDEO configuration
Heiko Schocherac1956e2006-04-20 08:42:42 +0200201 */
202
Jens Scharsig772d9b02009-07-24 10:31:48 +0200203#define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 2
204#define CONFIG_SYS_VCXK_DOUBLEBUFFERED 1
Jens Scharsig (BuS Elektronik)e5e58372012-10-30 00:46:05 +0000205#define CONFIG_SYS_VCXK_BASE CONFIG_SYS_CS2_BASE
Jens Scharsig772d9b02009-07-24 10:31:48 +0200206
207#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT MCFGPTB_GPTPORT
208#define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR MCFGPTB_GPTDDR
209#define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN 0x0001
210
211#define CONFIG_SYS_VCXK_ENABLE_PORT MCFGPTB_GPTPORT
212#define CONFIG_SYS_VCXK_ENABLE_DDR MCFGPTB_GPTDDR
213#define CONFIG_SYS_VCXK_ENABLE_PIN 0x0002
214
215#define CONFIG_SYS_VCXK_REQUEST_PORT MCFGPTB_GPTPORT
216#define CONFIG_SYS_VCXK_REQUEST_DDR MCFGPTB_GPTDDR
217#define CONFIG_SYS_VCXK_REQUEST_PIN 0x0004
218
219#define CONFIG_SYS_VCXK_INVERT_PORT MCFGPIO_PORTE
220#define CONFIG_SYS_VCXK_INVERT_DDR MCFGPIO_DDRE
221#define CONFIG_SYS_VCXK_INVERT_PIN MCFGPIO_PORT2
Heiko Schocherac1956e2006-04-20 08:42:42 +0200222
Heiko Schocherac1956e2006-04-20 08:42:42 +0200223#endif /* _CONFIG_M5282EVB_H */
224/*---------------------------------------------------------------------*/