blob: 800a73191410fdf4d5f8fb62552a16d2e7115435 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenke65527f2004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5282EVB board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenke65527f2004-02-12 00:47:09 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
wdenkabf7a7c2003-12-08 01:34:36 +000012#ifndef _CONFIG_M5282EVB_H
13#define _CONFIG_M5282EVB_H
14
wdenke65527f2004-02-12 00:47:09 +000015/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
TsiChungLiew1692b482007-08-15 20:32:06 -050019#define CONFIG_MCFTMR
wdenke65527f2004-02-12 00:47:09 +000020
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
wdenkabf7a7c2003-12-08 01:34:36 +000022
TsiChungLiew1692b482007-08-15 20:32:06 -050023#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenke65527f2004-02-12 00:47:09 +000024
25/* Configuration for environment
26 * Environment is embedded in u-boot in the second sector of the flash
27 */
wdenke65527f2004-02-12 00:47:09 +000028
angelo@sysam.it6312a952015-03-29 22:54:16 +020029#define LDS_BOARD_TEXT \
30 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -060031 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020032
Jon Loeliger446e1f52007-07-08 14:14:17 -050033/*
Jon Loeligered26c742007-07-10 09:10:49 -050034 * BOOTP options
35 */
36#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -050037
TsiChungLiew1692b482007-08-15 20:32:06 -050038#ifdef CONFIG_MCFFEC
TsiChung Liewb3162452008-03-30 01:22:13 -050039# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040# define CONFIG_SYS_DISCOVER_PHY
41# define CONFIG_SYS_RX_ETH_BUFFER 8
42# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
44# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew1692b482007-08-15 20:32:06 -050045# define FECDUPLEX FULL
46# define FECSPEED _100BASET
47# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
49# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew1692b482007-08-15 20:32:06 -050050# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew1692b482007-08-15 20:32:06 -050052#endif
Jon Loeliger446e1f52007-07-08 14:14:17 -050053
TsiChungLiew1692b482007-08-15 20:32:06 -050054#ifdef CONFIG_MCFFEC
TsiChungLiew1692b482007-08-15 20:32:06 -050055# define CONFIG_IPADDR 192.162.1.2
56# define CONFIG_NETMASK 255.255.255.0
57# define CONFIG_SERVERIP 192.162.1.1
58# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew1692b482007-08-15 20:32:06 -050059#endif /* CONFIG_MCFFEC */
60
Mario Six790d8442018-03-28 14:38:20 +020061#define CONFIG_HOSTNAME "M5282EVB"
TsiChungLiew1692b482007-08-15 20:32:06 -050062#define CONFIG_EXTRA_ENV_SETTINGS \
63 "netdev=eth0\0" \
64 "loadaddr=10000\0" \
65 "u-boot=u-boot.bin\0" \
66 "load=tftp ${loadaddr) ${u-boot}\0" \
67 "upd=run load; run prog\0" \
68 "prog=prot off ffe00000 ffe3ffff;" \
69 "era ffe00000 ffe3ffff;" \
70 "cp.b ${loadaddr} ffe00000 ${filesize};"\
71 "save\0" \
72 ""
wdenke65527f2004-02-12 00:47:09 +000073
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_CLK 64000000
wdenke65527f2004-02-12 00:47:09 +000075
TsiChungLiew1692b482007-08-15 20:32:06 -050076/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
77
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
79#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
wdenke65527f2004-02-12 00:47:09 +000080
81/*
82 * Low Level Configuration Settings
83 * (address mappings, register initial values, etc.)
84 * You should know what you are doing if you make changes here.
85 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_MBAR 0x40000000
wdenke65527f2004-02-12 00:47:09 +000087
wdenke65527f2004-02-12 00:47:09 +000088/*-----------------------------------------------------------------------
89 * Definitions for initial stack pointer and data area (in DPRAM)
90 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020092#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +020093#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke65527f2004-02-12 00:47:09 +000095
96/*-----------------------------------------------------------------------
97 * Start addresses for the final memory configuration
98 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke65527f2004-02-12 00:47:09 +0000100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_SDRAM_BASE 0x00000000
102#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000103#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_INT_FLASH_BASE 0xf0000000
105#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
wdenke65527f2004-02-12 00:47:09 +0000106
107/* If M5282 port is fully implemented the monitor base will be behind
108 * the vector table. */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200109#if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiew1692b482007-08-15 20:32:06 -0500111#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200112#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
TsiChungLiew1692b482007-08-15 20:32:06 -0500113#endif
wdenke65527f2004-02-12 00:47:09 +0000114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_MONITOR_LEN 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenke65527f2004-02-12 00:47:09 +0000117
wdenke65527f2004-02-12 00:47:09 +0000118/*
119 * For booting Linux, the board info and command line data
120 * have to be in the first 8 MB of memory, since this is
121 * the maximum mapped by the Linux kernel during initialization ??
122 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenke65527f2004-02-12 00:47:09 +0000124
125/*-----------------------------------------------------------------------
126 * FLASH organization
127 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew1692b482007-08-15 20:32:06 -0500129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
131# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
132# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
133# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134# define CONFIG_SYS_FLASH_CHECKSUM
135# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiew1692b482007-08-15 20:32:06 -0500136#endif
wdenke65527f2004-02-12 00:47:09 +0000137
138/*-----------------------------------------------------------------------
139 * Cache Configuration
140 */
wdenke65527f2004-02-12 00:47:09 +0000141
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600142#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200143 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600144#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200145 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600146#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
147#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
148 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
149 CF_ACR_EN | CF_ACR_SM_ALL)
150#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
151 CF_CACR_CEIB | CF_CACR_DBWE | \
152 CF_CACR_EUSP)
153
wdenke65527f2004-02-12 00:47:09 +0000154/*-----------------------------------------------------------------------
155 * Memory bank definitions
156 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000157#define CONFIG_SYS_CS0_BASE 0xFFE00000
158#define CONFIG_SYS_CS0_CTRL 0x00001980
159#define CONFIG_SYS_CS0_MASK 0x001F0001
160
wdenke65527f2004-02-12 00:47:09 +0000161/*-----------------------------------------------------------------------
162 * Port configuration
163 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
165#define CONFIG_SYS_PADDR 0x0000000
166#define CONFIG_SYS_PADAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
169#define CONFIG_SYS_PBDDR 0x0000000
170#define CONFIG_SYS_PBDAT 0x0000000
wdenkabf7a7c2003-12-08 01:34:36 +0000171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
173#define CONFIG_SYS_PCDDR 0x0000000
174#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500175
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
177#define CONFIG_SYS_PCDDR 0x0000000
178#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_PEHLPAR 0xC0
181#define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
182#define CONFIG_SYS_DDRUA 0x05
183#define CONFIG_SYS_PJPAR 0xFF
wdenkabf7a7c2003-12-08 01:34:36 +0000184
TsiChungLiew1692b482007-08-15 20:32:06 -0500185#endif /* _CONFIG_M5282EVB_H */