blob: 4195fa35330981d97e4831dfb6a8c19b21a7298a [file] [log] [blame]
Sascha Hauera5864c02008-03-26 20:41:17 +01001/*
2 * (C) Copyright 2004
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Kshitij Gupta <kshitij@ti.com>
6 *
Magnus Lilja69e84582008-04-15 19:09:10 +02007 * Configuration settings for the phyCORE-i.MX31 board.
Sascha Hauera5864c02008-03-26 20:41:17 +01008 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Sascha Hauera5864c02008-03-26 20:41:17 +010010 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Fabio Estevam9a4f80f2011-06-11 15:16:11 +000015#include <asm/arch/imx-regs.h>
16
Anatolij Gustschin97849572011-10-29 05:12:25 +000017/* High Level Configuration Options */
Masahiro Yamadaa8b4c8c2014-11-06 14:59:37 +090018#define CONFIG_MX31 /* This is a mx31 */
Sascha Hauera5864c02008-03-26 20:41:17 +010019#define CONFIG_MX31_CLK32 32000
20
21#define CONFIG_DISPLAY_CPUINFO
22#define CONFIG_DISPLAY_BOARDINFO
23
Anatolij Gustschin97849572011-10-29 05:12:25 +000024#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
25#define CONFIG_SETUP_MEMORY_TAGS
26#define CONFIG_INITRD_TAG
Sascha Hauera5864c02008-03-26 20:41:17 +010027
28/*
29 * Size of malloc() pool
30 */
Helmut Raiger0385c132011-10-12 23:16:29 +000031#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 512 * 1024)
Sascha Hauera5864c02008-03-26 20:41:17 +010032
33/*
34 * Hardware drivers
35 */
36
trem03997412013-09-21 18:13:36 +020037#define CONFIG_SYS_I2C
38#define CONFIG_SYS_I2C_MXC
Troy Kisky8462c632012-04-24 17:33:25 +000039#define CONFIG_SYS_I2C_CLK_OFFSET I2C2_CLK_OFFSET
Sascha Hauera5864c02008-03-26 20:41:17 +010040
Anatolij Gustschin97849572011-10-29 05:12:25 +000041#define CONFIG_MXC_UART
Stefano Babic1ca47d92011-11-22 15:22:39 +010042#define CONFIG_MXC_UART_BASE UART1_BASE
Sascha Hauera5864c02008-03-26 20:41:17 +010043
44/* allow to overwrite serial and ethaddr */
45#define CONFIG_ENV_OVERWRITE
46#define CONFIG_CONS_INDEX 1
47#define CONFIG_BAUDRATE 115200
Sascha Hauera5864c02008-03-26 20:41:17 +010048
49/***********************************************************
50 * Command definition
51 ***********************************************************/
52
53#include <config_cmd_default.h>
54
55#define CONFIG_CMD_PING
56#define CONFIG_CMD_EEPROM
57#define CONFIG_CMD_I2C
58
59#define CONFIG_BOOTDELAY 3
60
Anatolij Gustschin97849572011-10-29 05:12:25 +000061#define MTDPARTS_DEFAULT "mtdparts=physmap-flash.0:128k(uboot)ro," \
62 "1536k(kernel),-(root)"
Sascha Hauera5864c02008-03-26 20:41:17 +010063
64#define CONFIG_NETMASK 255.255.255.0
65#define CONFIG_IPADDR 192.168.23.168
66#define CONFIG_SERVERIP 192.168.23.2
67
Anatolij Gustschin97849572011-10-29 05:12:25 +000068#define CONFIG_EXTRA_ENV_SETTINGS \
69 "bootargs_base=setenv bootargs console=ttySMX0,115200\0" \
70 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
71 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
72 "bootargs_flash=setenv bootargs $(bootargs) " \
73 "root=/dev/mtdblock2 rootfstype=jffs2\0" \
74 "bootargs_mtd=setenv bootargs $(bootargs) $(mtdparts)\0" \
75 "bootcmd=run bootcmd_net\0" \
76 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs;" \
77 "tftpboot 0x80000000 $(uimage);bootm\0" \
78 "bootcmd_flash=run bootargs_base bootargs_mtd bootargs_flash;" \
79 "bootm 0x80000000\0" \
80 "unlock=yes\0" \
81 "mtdparts=" MTDPARTS_DEFAULT "\0" \
82 "prg_uboot=tftpboot 0x80000000 $(uboot);" \
83 "protect off 0xa0000000 +0x20000;" \
84 "erase 0xa0000000 +0x20000;" \
85 "cp.b 0x80000000 0xa0000000 $(filesize)\0" \
86 "prg_kernel=tftpboot 0x80000000 $(uimage);" \
87 "erase 0xa0040000 +0x180000;" \
88 "cp.b 0x80000000 0xa0040000 $(filesize)\0" \
89 "prg_jffs2=tftpboot 0x80000000 $(jffs2);" \
90 "erase 0xa01c0000 0xa1ffffff;" \
91 "cp.b 0x80000000 0xa01c0000 $(filesize)\0" \
92 "videomode=video=ctfb:x:240,y:320,depth:16,mode:0," \
93 "pclk:185925,le:9,ri:17,up:7,lo:10,hs:1,vs:1," \
94 "sync:1241513985,vmode:0\0"
Sascha Hauera5864c02008-03-26 20:41:17 +010095
96
Anatolij Gustschin97849572011-10-29 05:12:25 +000097#define CONFIG_SMC911X
Ben Warrenfbfdd3a2009-07-20 22:01:11 -070098#define CONFIG_SMC911X_BASE 0xa8000000
Anatolij Gustschin97849572011-10-29 05:12:25 +000099#define CONFIG_SMC911X_32_BIT
Sascha Hauera5864c02008-03-26 20:41:17 +0100100
101/*
102 * Miscellaneous configurable options
103 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_LONGHELP /* undef to save memory */
105#define CONFIG_SYS_PROMPT "uboot> "
Anatolij Gustschin97849572011-10-29 05:12:25 +0000106/* Console I/O Buffer Size */
107#define CONFIG_SYS_CBSIZE 256
Sascha Hauera5864c02008-03-26 20:41:17 +0100108/* Print Buffer Size */
Anatolij Gustschin97849572011-10-29 05:12:25 +0000109#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
110 sizeof(CONFIG_SYS_PROMPT) + 16)
111/* max number of command args */
112#define CONFIG_SYS_MAXARGS 16
113/* Boot Argument Buffer Size */
114#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Sascha Hauera5864c02008-03-26 20:41:17 +0100115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
117#define CONFIG_SYS_MEMTEST_END 0x10000
Sascha Hauera5864c02008-03-26 20:41:17 +0100118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_LOAD_ADDR 0 /* default load address */
Sascha Hauera5864c02008-03-26 20:41:17 +0100120
Anatolij Gustschin97849572011-10-29 05:12:25 +0000121#define CONFIG_CMDLINE_EDITING
Sascha Hauera5864c02008-03-26 20:41:17 +0100122
Anatolij Gustschin97849572011-10-29 05:12:25 +0000123/*
Sascha Hauera5864c02008-03-26 20:41:17 +0100124 * Physical Memory Map
125 */
Anatolij Gustschin97849572011-10-29 05:12:25 +0000126#define CONFIG_NR_DRAM_BANKS 1
127#define PHYS_SDRAM_1 0x80000000
128#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
Fabio Estevam9a4f80f2011-06-11 15:16:11 +0000129#define CONFIG_BOARD_EARLY_INIT_F
130#define CONFIG_SYS_TEXT_BASE 0xA0000000
131
132#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
133#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
134#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
135#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
136 GENERATED_GBL_DATA_SIZE)
137#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
138 CONFIG_SYS_GBL_DATA_OFFSET)
Sascha Hauera5864c02008-03-26 20:41:17 +0100139
Anatolij Gustschin97849572011-10-29 05:12:25 +0000140/*
Sascha Hauera5864c02008-03-26 20:41:17 +0100141 * FLASH and environment organization
142 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_FLASH_BASE 0xa0000000
Anatolij Gustschin97849572011-10-29 05:12:25 +0000144#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max # of memory banks */
145#define CONFIG_SYS_MAX_FLASH_SECT 259 /* max # of sectors/chip */
146/* Monitor at beginning of flash */
147#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Sascha Hauera5864c02008-03-26 20:41:17 +0100148
Anatolij Gustschin97849572011-10-29 05:12:25 +0000149#define CONFIG_ENV_IS_IN_EEPROM
150#define CONFIG_ENV_OFFSET 0x00 /* env. starts here */
151#define CONFIG_ENV_SIZE 4096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Anatolij Gustschin97849572011-10-29 05:12:25 +0000153#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 5 bits = 32 octets */
154#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* 10 ms delay */
155#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* byte addr. lenght */
Sascha Hauera5864c02008-03-26 20:41:17 +0100156
Anatolij Gustschin97849572011-10-29 05:12:25 +0000157/*
Sascha Hauera5864c02008-03-26 20:41:17 +0100158 * CFI FLASH driver setup
159 */
Anatolij Gustschin97849572011-10-29 05:12:25 +0000160#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
161#define CONFIG_FLASH_CFI_DRIVER /* Use drivers/mtd/cfi_flash.c */
162#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffered writes (~10x faster) */
163#define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */
Sascha Hauera5864c02008-03-26 20:41:17 +0100164
Anatolij Gustschin97849572011-10-29 05:12:25 +0000165/*
166 * Timeout for Flash Erase and Flash Write
167 * timeout values are in ticks
168 */
169#define CONFIG_SYS_FLASH_ERASE_TOUT (100*CONFIG_SYS_HZ)
170#define CONFIG_SYS_FLASH_WRITE_TOUT (100*CONFIG_SYS_HZ)
Sascha Hauera5864c02008-03-26 20:41:17 +0100171
172/*
173 * JFFS2 partitions
174 */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100175#undef CONFIG_CMD_MTDPARTS
Sascha Hauera5864c02008-03-26 20:41:17 +0100176#define CONFIG_JFFS2_DEV "nor0"
177
Guennadi Liakhovetskie99f10a2009-02-24 10:44:02 +0100178/* EET platform additions */
179#ifdef CONFIG_IMX31_PHYCORE_EET
Helmut Raigerd5a184b2011-10-20 04:19:47 +0000180#define CONFIG_BOARD_LATE_INIT
Guennadi Liakhovetskie99f10a2009-02-24 10:44:02 +0100181
Stefano Babicd77fe992010-07-06 17:05:06 +0200182#define CONFIG_MXC_GPIO
Guennadi Liakhovetskie99f10a2009-02-24 10:44:02 +0100183
Anatolij Gustschin97849572011-10-29 05:12:25 +0000184#define CONFIG_HARD_SPI
185#define CONFIG_MXC_SPI
Guennadi Liakhovetskie99f10a2009-02-24 10:44:02 +0100186#define CONFIG_CMD_SPI
187
Anatolij Gustschin97849572011-10-29 05:12:25 +0000188#define CONFIG_S6E63D6
Guennadi Liakhovetskie99f10a2009-02-24 10:44:02 +0100189
Helmut Raiger0385c132011-10-12 23:16:29 +0000190#define CONFIG_VIDEO
191#define CONFIG_CFB_CONSOLE
192#define CONFIG_VIDEO_MX3
193#define CONFIG_VIDEO_LOGO
194#define CONFIG_VIDEO_SW_CURSOR
195#define CONFIG_VGA_AS_SINGLE_DEVICE
196#define CONFIG_SYS_CONSOLE_IS_IN_ENV
197#define CONFIG_SPLASH_SCREEN
198#define CONFIG_CMD_BMP
199#define CONFIG_BMP_16BPP
Guennadi Liakhovetskie99f10a2009-02-24 10:44:02 +0100200#endif
201
Sascha Hauera5864c02008-03-26 20:41:17 +0100202#endif /* __CONFIG_H */