blob: 764ca2215fe878aceff7ffaa3d6e801ef93d87b2 [file] [log] [blame]
wdenkef5fe752003-03-12 10:41:04 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenkef5fe752003-03-12 10:41:04 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkef5fe752003-03-12 10:41:04 +00006 */
7
8/*
9 *
10 * Configuration settings for the CPC45 board.
11 *
12 */
13
14/* ------------------------------------------------------------------------- */
15
16/*
17 * board/config.h - configuration options, board specific
18 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
22
23/*
24 * High Level Configuration Options
25 * (easy to change)
26 */
27
28#define CONFIG_MPC824X 1
29#define CONFIG_MPC8245 1
30#define CONFIG_CPC45 1
31
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020032#define CONFIG_SYS_TEXT_BASE 0xFFF00000
wdenkef5fe752003-03-12 10:41:04 +000033
34#define CONFIG_CONS_INDEX 1
35#define CONFIG_BAUDRATE 9600
wdenkef5fe752003-03-12 10:41:04 +000036
Wolfgang Denk1baed662008-03-03 12:16:44 +010037#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenkef5fe752003-03-12 10:41:04 +000038
39#define CONFIG_BOOTDELAY 5
40
Jon Loeliger1cb2cb62007-07-09 21:16:53 -050041/*
42 * BOOTP options
43 */
44#define CONFIG_BOOTP_SUBNETMASK
45#define CONFIG_BOOTP_GATEWAY
46#define CONFIG_BOOTP_HOSTNAME
47#define CONFIG_BOOTP_BOOTPATH
48
49#define CONFIG_BOOTP_BOOTFILESIZE
wdenkef5fe752003-03-12 10:41:04 +000050
wdenkef5fe752003-03-12 10:41:04 +000051
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050052/*
53 * Command line configuration.
wdenkef5fe752003-03-12 10:41:04 +000054 */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050055#include <config_cmd_default.h>
wdenkef5fe752003-03-12 10:41:04 +000056
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050057#define CONFIG_CMD_BEDBUG
58#define CONFIG_CMD_DATE
59#define CONFIG_CMD_DHCP
60#define CONFIG_CMD_EEPROM
61#define CONFIG_CMD_EXT2
62#define CONFIG_CMD_FAT
63#define CONFIG_CMD_FLASH
64#define CONFIG_CMD_I2C
65#define CONFIG_CMD_IDE
66#define CONFIG_CMD_NFS
67#define CONFIG_CMD_PCI
68#define CONFIG_CMD_PING
69#define CONFIG_CMD_SDRAM
70#define CONFIG_CMD_SNTP
71
wdenkef5fe752003-03-12 10:41:04 +000072
73/*
74 * Miscellaneous configurable options
75 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkef5fe752003-03-12 10:41:04 +000078
79#if 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
wdenkef5fe752003-03-12 10:41:04 +000081#endif
wdenkef5fe752003-03-12 10:41:04 +000082
83/* Print Buffer Size
84 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
wdenkef5fe752003-03-12 10:41:04 +000086
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
88#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
89#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
wdenkef5fe752003-03-12 10:41:04 +000090
91/*-----------------------------------------------------------------------
92 * Start addresses for the final memory configuration
93 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkef5fe752003-03-12 10:41:04 +000095 */
96
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_SDRAM_BASE 0x00000000
wdenkef5fe752003-03-12 10:41:04 +000098
99#if defined(CONFIG_BOOT_ROM)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#define CONFIG_SYS_FLASH_BASE 0xFF000000
wdenkef5fe752003-03-12 10:41:04 +0000101#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_FLASH_BASE 0xFF800000
wdenkef5fe752003-03-12 10:41:04 +0000103#endif
104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenkef5fe752003-03-12 10:41:04 +0000106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_EUMB_ADDR 0xFCE00000
wdenkef5fe752003-03-12 10:41:04 +0000108
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200109#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
wdenkef5fe752003-03-12 10:41:04 +0000110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
112#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkef5fe752003-03-12 10:41:04 +0000113
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
115#define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
wdenkef5fe752003-03-12 10:41:04 +0000116
wdenk9e930b62004-06-19 21:19:10 +0000117/* Maximum amount of RAM.
118 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_MAX_RAM_SIZE 0x10000000
wdenkef5fe752003-03-12 10:41:04 +0000120
121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE
123#undef CONFIG_SYS_RAMBOOT
wdenkef5fe752003-03-12 10:41:04 +0000124#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_RAMBOOT
wdenkef5fe752003-03-12 10:41:04 +0000126#endif
127
128
129/*-----------------------------------------------------------------------
130 * Definitions for initial stack pointer and data area
131 */
132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200134#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
Wolfgang Denk0191e472010-10-26 14:34:52 +0200135#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
wdenkef5fe752003-03-12 10:41:04 +0000136
137/*
138 * NS16550 Configuration
139 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_NS16550
141#define CONFIG_SYS_NS16550_SERIAL
wdenkef5fe752003-03-12 10:41:04 +0000142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_NS16550_REG_SIZE 1
wdenkef5fe752003-03-12 10:41:04 +0000144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
wdenkef5fe752003-03-12 10:41:04 +0000146
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_EUMB_ADDR + 0x4500)
148#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_EUMB_ADDR + 0x4600)
149#define DUART_DCR (CONFIG_SYS_EUMB_ADDR + 0x4511)
wdenk9e930b62004-06-19 21:19:10 +0000150
151/*
152 * I2C configuration
153 */
154#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
157#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenkef5fe752003-03-12 10:41:04 +0000158
159/*
wdenk9e930b62004-06-19 21:19:10 +0000160 * RTC configuration
161 */
162#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenk9e930b62004-06-19 21:19:10 +0000164
165/*
166 * EEPROM configuration
167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
169#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
170#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
171#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
172#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
wdenk9e930b62004-06-19 21:19:10 +0000173
174/*
wdenkef5fe752003-03-12 10:41:04 +0000175 * Low Level Configuration Settings
176 * (address mappings, register initial values, etc.)
177 * You should know what you are doing if you make changes here.
178 * For the detail description refer to the MPC8240 user's manual.
179 */
180
wdenk9e930b62004-06-19 21:19:10 +0000181#define CONFIG_SYS_CLK_FREQ 33000000
stroese94ef1cf2003-06-05 15:39:44 +0000182
wdenkef5fe752003-03-12 10:41:04 +0000183
wdenk9e930b62004-06-19 21:19:10 +0000184/* Bit-field values for MCCR1.
185 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_ROMNAL 0
187#define CONFIG_SYS_ROMFAL 8
wdenkef5fe752003-03-12 10:41:04 +0000188
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_BANK0_ROW 0 /* SDRAM bank 7-0 row address */
190#define CONFIG_SYS_BANK1_ROW 0
191#define CONFIG_SYS_BANK2_ROW 0
192#define CONFIG_SYS_BANK3_ROW 0
193#define CONFIG_SYS_BANK4_ROW 0
194#define CONFIG_SYS_BANK5_ROW 0
195#define CONFIG_SYS_BANK6_ROW 0
196#define CONFIG_SYS_BANK7_ROW 0
wdenkef5fe752003-03-12 10:41:04 +0000197
wdenk9e930b62004-06-19 21:19:10 +0000198/* Bit-field values for MCCR2.
199 */
wdenkef5fe752003-03-12 10:41:04 +0000200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_REFINT 0x2ec
wdenkef5fe752003-03-12 10:41:04 +0000202
wdenk9e930b62004-06-19 21:19:10 +0000203/* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
204 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_BSTOPRE 160
wdenkef5fe752003-03-12 10:41:04 +0000206
wdenk9e930b62004-06-19 21:19:10 +0000207/* Bit-field values for MCCR3.
208 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_REFREC 2 /* Refresh to activate interval */
210#define CONFIG_SYS_RDLAT 0 /* Data latancy from read command */
wdenk9e930b62004-06-19 21:19:10 +0000211
212/* Bit-field values for MCCR4.
213 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_PRETOACT 2 /* Precharge to activate interval */
215#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
216#define CONFIG_SYS_SDMODE_CAS_LAT 2 /* SDMODE CAS latancy */
217#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
218#define CONFIG_SYS_SDMODE_BURSTLEN 2 /* SDMODE Burst length */
219#define CONFIG_SYS_ACTORW 2
220#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
221#define CONFIG_SYS_EXTROM 0
222#define CONFIG_SYS_REGDIMM 0
wdenkef5fe752003-03-12 10:41:04 +0000223
224/* Memory bank settings.
225 * Only bits 20-29 are actually used from these vales to set the
226 * start/end addresses. The upper two bits will always be 0, and the lower
227 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
228 * address. Refer to the MPC8240 book.
229 */
230
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_BANK0_START 0x00000000
232#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
233#define CONFIG_SYS_BANK0_ENABLE 1
234#define CONFIG_SYS_BANK1_START 0x3ff00000
235#define CONFIG_SYS_BANK1_END 0x3fffffff
236#define CONFIG_SYS_BANK1_ENABLE 0
237#define CONFIG_SYS_BANK2_START 0x3ff00000
238#define CONFIG_SYS_BANK2_END 0x3fffffff
239#define CONFIG_SYS_BANK2_ENABLE 0
240#define CONFIG_SYS_BANK3_START 0x3ff00000
241#define CONFIG_SYS_BANK3_END 0x3fffffff
242#define CONFIG_SYS_BANK3_ENABLE 0
243#define CONFIG_SYS_BANK4_START 0x3ff00000
244#define CONFIG_SYS_BANK4_END 0x3fffffff
245#define CONFIG_SYS_BANK4_ENABLE 0
246#define CONFIG_SYS_BANK5_START 0x3ff00000
247#define CONFIG_SYS_BANK5_END 0x3fffffff
248#define CONFIG_SYS_BANK5_ENABLE 0
249#define CONFIG_SYS_BANK6_START 0x3ff00000
250#define CONFIG_SYS_BANK6_END 0x3fffffff
251#define CONFIG_SYS_BANK6_ENABLE 0
252#define CONFIG_SYS_BANK7_START 0x3ff00000
253#define CONFIG_SYS_BANK7_END 0x3fffffff
254#define CONFIG_SYS_BANK7_ENABLE 0
wdenkef5fe752003-03-12 10:41:04 +0000255
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_ODCR 0xff
257#define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
wdenk9e930b62004-06-19 21:19:10 +0000258 /* currently accessed page in memory */
259 /* see 8240 book for details */
wdenkef5fe752003-03-12 10:41:04 +0000260
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
262#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkef5fe752003-03-12 10:41:04 +0000263
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
265#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenkef5fe752003-03-12 10:41:04 +0000266
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
268#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkef5fe752003-03-12 10:41:04 +0000269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_IBAT3L (0xFC000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
271#define CONFIG_SYS_IBAT3U (0xFC000000 | BATU_BL_64M | BATU_VS | BATU_VP)
wdenkef5fe752003-03-12 10:41:04 +0000272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
274#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
275#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
276#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
277#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
278#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
279#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
280#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenkef5fe752003-03-12 10:41:04 +0000281
282/*
283 * For booting Linux, the board info and command line data
284 * have to be in the first 8 MB of memory, since this is
285 * the maximum mapped by the Linux kernel during initialization.
286 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkef5fe752003-03-12 10:41:04 +0000288
289/*-----------------------------------------------------------------------
290 * FLASH organization
291 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of flash banks */
293#define CONFIG_SYS_MAX_FLASH_SECT 39 /* Max number of sectors in one bank */
wdenkef5fe752003-03-12 10:41:04 +0000294#define INTEL_ID_28F160F3T 0x88F388F3 /* 16M = 1M x 16 top boot sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
296#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkef5fe752003-03-12 10:41:04 +0000297
298 /* Warining: environment is not EMBEDDED in the ppcboot code.
299 * It's stored in flash separately.
300 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200301#define CONFIG_ENV_IS_IN_FLASH 1
wdenkef5fe752003-03-12 10:41:04 +0000302
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x7F8000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200304#define CONFIG_ENV_SIZE 0x4000 /* Size of the Environment */
305#define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
306#define CONFIG_ENV_SECT_SIZE 0x8000 /* Size of the Environment Sector */
wdenkef5fe752003-03-12 10:41:04 +0000307
308/*-----------------------------------------------------------------------
309 * Cache Configuration
310 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500312#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkef5fe752003-03-12 10:41:04 +0000314#endif
315
wdenk9e930b62004-06-19 21:19:10 +0000316/*----------------------------------------------------------------------*/
317/* CPC45 Memory Map */
318/*----------------------------------------------------------------------*/
319#define SRAM_BASE 0x80000000 /* SRAM base address */
Wolfgang Denkea9e0be2010-08-11 09:38:31 +0200320#define SRAM_END 0x801FFFFF
wdenk9e930b62004-06-19 21:19:10 +0000321#define ST16552_A_BASE 0x80200000 /* ST16552 channel A */
322#define ST16552_B_BASE 0x80400000 /* ST16552 channel A */
323#define BCSR_BASE 0x80600000 /* board control / status registers */
324#define DISPLAY_BASE 0x80600040 /* DISPLAY base */
wdenk54070ab2004-12-31 09:32:47 +0000325#define PCMCIA_MEM_BASE 0x83000000 /* PCMCIA memory window base */
wdenk9e930b62004-06-19 21:19:10 +0000326#define PCMCIA_IO_BASE 0xFE000000 /* PCMCIA IO window base */
wdenkef5fe752003-03-12 10:41:04 +0000327
Wolfgang Denkea9e0be2010-08-11 09:38:31 +0200328#define CONFIG_SYS_SRAM_BASE SRAM_BASE
329#define CONFIG_SYS_SRAM_SIZE (SRAM_END - SRAM_BASE + 1)
wdenkef5fe752003-03-12 10:41:04 +0000330
331/*---------------------------------------------------------------------*/
wdenk9e930b62004-06-19 21:19:10 +0000332/* CPC45 Control/Status Registers */
wdenkef5fe752003-03-12 10:41:04 +0000333/*---------------------------------------------------------------------*/
wdenk9e930b62004-06-19 21:19:10 +0000334#define IRQ_ENA_1 *((volatile uchar*)(BCSR_BASE + 0x00))
335#define IRQ_STAT_1 *((volatile uchar*)(BCSR_BASE + 0x01))
336#define IRQ_ENA_2 *((volatile uchar*)(BCSR_BASE + 0x02))
337#define IRQ_STAT_2 *((volatile uchar*)(BCSR_BASE + 0x03))
338#define BOARD_CTRL *((volatile uchar*)(BCSR_BASE + 0x04))
339#define BOARD_STAT *((volatile uchar*)(BCSR_BASE + 0x05))
340#define WDG_START *((volatile uchar*)(BCSR_BASE + 0x06))
341#define WDG_PRESTOP *((volatile uchar*)(BCSR_BASE + 0x06))
342#define WDG_STOP *((volatile uchar*)(BCSR_BASE + 0x06))
343#define BOARD_REV *((volatile uchar*)(BCSR_BASE + 0x07))
wdenkef5fe752003-03-12 10:41:04 +0000344
345/* IRQ_ENA_1 bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000346#define I_ENA_1_IERA 0x80 /* INTA enable */
347#define I_ENA_1_IERB 0x40 /* INTB enable */
348#define I_ENA_1_IERC 0x20 /* INTC enable */
349#define I_ENA_1_IERD 0x10 /* INTD enable */
wdenkef5fe752003-03-12 10:41:04 +0000350
351/* IRQ_STAT_1 bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000352#define I_STAT_1_INTA 0x80 /* INTA status */
353#define I_STAT_1_INTB 0x40 /* INTB status */
354#define I_STAT_1_INTC 0x20 /* INTC status */
355#define I_STAT_1_INTD 0x10 /* INTD status */
wdenkef5fe752003-03-12 10:41:04 +0000356
357/* IRQ_ENA_2 bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000358#define I_ENA_2_IEAB 0x80 /* ABORT IRQ enable */
359#define I_ENA_2_IEK1 0x40 /* KEY1 IRQ enable */
360#define I_ENA_2_IEK2 0x20 /* KEY2 IRQ enable */
361#define I_ENA_2_IERT 0x10 /* RTC IRQ enable */
362#define I_ENA_2_IESM 0x08 /* LM81 IRQ enable */
363#define I_ENA_2_IEDG 0x04 /* DEGENERATING IRQ enable */
364#define I_ENA_2_IES2 0x02 /* ST16552/B IRQ enable */
365#define I_ENA_2_IES1 0x01 /* ST16552/A IRQ enable */
wdenkef5fe752003-03-12 10:41:04 +0000366
367/* IRQ_STAT_2 bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000368#define I_STAT_2_ABO 0x80 /* ABORT IRQ status */
369#define I_STAT_2_KY1 0x40 /* KEY1 IRQ status */
370#define I_STAT_2_KY2 0x20 /* KEY2 IRQ status */
371#define I_STAT_2_RTC 0x10 /* RTC IRQ status */
372#define I_STAT_2_SMN 0x08 /* LM81 IRQ status */
373#define I_STAT_2_DEG 0x04 /* DEGENERATING IRQ status */
374#define I_STAT_2_SIO2 0x02 /* ST16552/B IRQ status */
375#define I_STAT_2_SIO1 0x01 /* ST16552/A IRQ status */
wdenkef5fe752003-03-12 10:41:04 +0000376
377/* BOARD_CTRL bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000378#define USER_LEDS 2 /* 2 user LEDs */
wdenkef5fe752003-03-12 10:41:04 +0000379
380#if (USER_LEDS == 4)
wdenk9e930b62004-06-19 21:19:10 +0000381#define B_CTRL_WRSE 0x80
382#define B_CTRL_KRSE 0x40
383#define B_CTRL_FWRE 0x20 /* Flash write enable */
384#define B_CTRL_FWPT 0x10 /* Flash write protect */
385#define B_CTRL_LED3 0x08 /* LED 3 control */
386#define B_CTRL_LED2 0x04 /* LED 2 control */
387#define B_CTRL_LED1 0x02 /* LED 1 control */
388#define B_CTRL_LED0 0x01 /* LED 0 control */
wdenkef5fe752003-03-12 10:41:04 +0000389#else
wdenk9e930b62004-06-19 21:19:10 +0000390#define B_CTRL_WRSE 0x80
391#define B_CTRL_KRSE 0x40
392#define B_CTRL_FWRE_1 0x20 /* Flash write enable */
393#define B_CTRL_FWPT_1 0x10 /* Flash write protect */
394#define B_CTRL_LED1 0x08 /* LED 1 control */
395#define B_CTRL_LED0 0x04 /* LED 0 control */
396#define B_CTRL_FWRE_0 0x02 /* Flash write enable */
397#define B_CTRL_FWPT_0 0x01 /* Flash write protect */
wdenkef5fe752003-03-12 10:41:04 +0000398#endif
399
400/* BOARD_STAT bit definitions */
wdenk9e930b62004-06-19 21:19:10 +0000401#define B_STAT_WDGE 0x80
402#define B_STAT_WDGS 0x40
403#define B_STAT_WRST 0x20
404#define B_STAT_KRST 0x10
405#define B_STAT_CSW3 0x08 /* sitch bit 3 status */
406#define B_STAT_CSW2 0x04 /* sitch bit 2 status */
407#define B_STAT_CSW1 0x02 /* sitch bit 1 status */
408#define B_STAT_CSW0 0x01 /* sitch bit 0 status */
wdenkef5fe752003-03-12 10:41:04 +0000409
410/*---------------------------------------------------------------------*/
wdenk9e930b62004-06-19 21:19:10 +0000411/* Display addresses */
wdenkef5fe752003-03-12 10:41:04 +0000412/*---------------------------------------------------------------------*/
wdenk9e930b62004-06-19 21:19:10 +0000413#define DISP_UDC_RAM (DISPLAY_BASE + 0x08) /* UDC RAM */
414#define DISP_CHR_RAM (DISPLAY_BASE + 0x18) /* character Ram */
415#define DISP_FLASH (DISPLAY_BASE + 0x20) /* Flash Ram */
wdenkef5fe752003-03-12 10:41:04 +0000416
wdenk9e930b62004-06-19 21:19:10 +0000417#define DISP_UDC_ADR *((volatile uchar*)(DISPLAY_BASE + 0x00)) /* UDC Address Reg. */
418#define DISP_CWORD *((volatile uchar*)(DISPLAY_BASE + 0x10)) /* Control Word Reg. */
wdenkef5fe752003-03-12 10:41:04 +0000419
wdenk9e930b62004-06-19 21:19:10 +0000420#define DISP_DIG0 *((volatile uchar*)(DISP_CHR_RAM + 0x00)) /* Digit 0 address */
421#define DISP_DIG1 *((volatile uchar*)(DISP_CHR_RAM + 0x01)) /* Digit 0 address */
422#define DISP_DIG2 *((volatile uchar*)(DISP_CHR_RAM + 0x02)) /* Digit 0 address */
423#define DISP_DIG3 *((volatile uchar*)(DISP_CHR_RAM + 0x03)) /* Digit 0 address */
424#define DISP_DIG4 *((volatile uchar*)(DISP_CHR_RAM + 0x04)) /* Digit 0 address */
425#define DISP_DIG5 *((volatile uchar*)(DISP_CHR_RAM + 0x05)) /* Digit 0 address */
426#define DISP_DIG6 *((volatile uchar*)(DISP_CHR_RAM + 0x06)) /* Digit 0 address */
427#define DISP_DIG7 *((volatile uchar*)(DISP_CHR_RAM + 0x07)) /* Digit 0 address */
wdenkef5fe752003-03-12 10:41:04 +0000428
429
430/*-----------------------------------------------------------------------
431 * PCI stuff
432 *-----------------------------------------------------------------------
433 */
434#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000435#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Andre Schwarz8d5c89d2010-10-05 11:59:31 +0200436#define CONFIG_SYS_EARLY_PCI_INIT
wdenk9e930b62004-06-19 21:19:10 +0000437#undef CONFIG_PCI_PNP
438#undef CONFIG_PCI_SCAN_SHOW
wdenkef5fe752003-03-12 10:41:04 +0000439
wdenkef5fe752003-03-12 10:41:04 +0000440
441#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200442#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkef5fe752003-03-12 10:41:04 +0000443
wdenk9e930b62004-06-19 21:19:10 +0000444#define PCI_ENET0_IOADDR 0x82000000
wdenkef5fe752003-03-12 10:41:04 +0000445#define PCI_ENET0_MEMADDR 0x82000000
wdenk9e930b62004-06-19 21:19:10 +0000446#define PCI_PLX9030_IOADDR 0x82100000
447#define PCI_PLX9030_MEMADDR 0x82100000
wdenk54070ab2004-12-31 09:32:47 +0000448
449/*-----------------------------------------------------------------------
450 * PCMCIA stuff
451 *-----------------------------------------------------------------------
452 */
453
454#define CONFIG_I82365
455
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200456#define CONFIG_SYS_PCMCIA_MEM_ADDR PCMCIA_MEM_BASE
457#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x1000
wdenk54070ab2004-12-31 09:32:47 +0000458
459#define CONFIG_PCMCIA_SLOT_A
460
461/*-----------------------------------------------------------------------
462 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
463 *-----------------------------------------------------------------------
464 */
465
Pavel Herrmann2c13c4a2012-10-09 07:01:56 +0000466#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
wdenk54070ab2004-12-31 09:32:47 +0000467#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
468
469#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
470#undef CONFIG_IDE_RESET /* reset for IDE not supported */
471#define CONFIG_IDE_LED /* LED for IDE is supported */
472
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200473#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
474#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk54070ab2004-12-31 09:32:47 +0000475
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200476#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk54070ab2004-12-31 09:32:47 +0000477
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200478#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk54070ab2004-12-31 09:32:47 +0000479
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200480#define CONFIG_SYS_ATA_DATA_OFFSET CONFIG_SYS_PCMCIA_MEM_SIZE
wdenk54070ab2004-12-31 09:32:47 +0000481
482/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200483#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk54070ab2004-12-31 09:32:47 +0000484
485/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200486#define CONFIG_SYS_ATA_ALT_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x400)
wdenk54070ab2004-12-31 09:32:47 +0000487
488#define CONFIG_DOS_PARTITION
489
wdenkef5fe752003-03-12 10:41:04 +0000490#endif /* __CONFIG_H */