blob: 84e7b5553de16cb5ea8f5965079ec169d2459022 [file] [log] [blame]
Tom Warren85f0ee42011-05-31 10:30:37 +00001/*
2 * (C) Copyright 2009 SAMSUNG Electronics
3 * Minkyu Kang <mk7.kang@samsung.com>
Tom Warren8c57e962012-05-22 11:44:48 +00004 * Portions Copyright (C) 2011-2012 NVIDIA Corporation
Tom Warren85f0ee42011-05-31 10:30:37 +00005 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Tom Warren85f0ee42011-05-31 10:30:37 +00007 */
8
Tom Warren8c57e962012-05-22 11:44:48 +00009#ifndef __TEGRA_MMC_H_
10#define __TEGRA_MMC_H_
Tom Warren85f0ee42011-05-31 10:30:37 +000011
Tom Warren5bcf2772013-02-26 11:17:43 -070012#include <fdtdec.h>
Tom Warren85f0ee42011-05-31 10:30:37 +000013
Pantelis Antoniou2c850462014-03-11 19:34:20 +020014/* for mmc_config definition */
15#include <mmc.h>
16
Tom Warren85f0ee42011-05-31 10:30:37 +000017#ifndef __ASSEMBLY__
Tom Warren22562a42012-09-04 17:00:24 -070018struct tegra_mmc {
Tom Warren85f0ee42011-05-31 10:30:37 +000019 unsigned int sysad; /* _SYSTEM_ADDRESS_0 */
20 unsigned short blksize; /* _BLOCK_SIZE_BLOCK_COUNT_0 15:00 */
21 unsigned short blkcnt; /* _BLOCK_SIZE_BLOCK_COUNT_0 31:16 */
22 unsigned int argument; /* _ARGUMENT_0 */
23 unsigned short trnmod; /* _CMD_XFER_MODE_0 15:00 xfer mode */
24 unsigned short cmdreg; /* _CMD_XFER_MODE_0 31:16 cmd reg */
25 unsigned int rspreg0; /* _RESPONSE_R0_R1_0 CMD RESP 31:00 */
26 unsigned int rspreg1; /* _RESPONSE_R2_R3_0 CMD RESP 63:32 */
27 unsigned int rspreg2; /* _RESPONSE_R4_R5_0 CMD RESP 95:64 */
28 unsigned int rspreg3; /* _RESPONSE_R6_R7_0 CMD RESP 127:96 */
29 unsigned int bdata; /* _BUFFER_DATA_PORT_0 */
30 unsigned int prnsts; /* _PRESENT_STATE_0 */
31 unsigned char hostctl; /* _POWER_CONTROL_HOST_0 7:00 */
32 unsigned char pwrcon; /* _POWER_CONTROL_HOST_0 15:8 */
33 unsigned char blkgap; /* _POWER_CONTROL_HOST_9 23:16 */
34 unsigned char wakcon; /* _POWER_CONTROL_HOST_0 31:24 */
35 unsigned short clkcon; /* _CLOCK_CONTROL_0 15:00 */
36 unsigned char timeoutcon; /* _TIMEOUT_CTRL 23:16 */
37 unsigned char swrst; /* _SW_RESET_ 31:24 */
38 unsigned int norintsts; /* _INTERRUPT_STATUS_0 */
39 unsigned int norintstsen; /* _INTERRUPT_STATUS_ENABLE_0 */
40 unsigned int norintsigen; /* _INTERRUPT_SIGNAL_ENABLE_0 */
41 unsigned short acmd12errsts; /* _AUTO_CMD12_ERR_STATUS_0 15:00 */
42 unsigned char res1[2]; /* _RESERVED 31:16 */
43 unsigned int capareg; /* _CAPABILITIES_0 */
44 unsigned char res2[4]; /* RESERVED, offset 44h-47h */
45 unsigned int maxcurr; /* _MAXIMUM_CURRENT_0 */
46 unsigned char res3[4]; /* RESERVED, offset 4Ch-4Fh */
47 unsigned short setacmd12err; /* offset 50h */
48 unsigned short setinterr; /* offset 52h */
49 unsigned char admaerr; /* offset 54h */
50 unsigned char res4[3]; /* RESERVED, offset 55h-57h */
51 unsigned long admaaddr; /* offset 58h-5Fh */
Tom Warren5bcf2772013-02-26 11:17:43 -070052 unsigned char res5[0xa0]; /* RESERVED, offset 60h-FBh */
Tom Warren85f0ee42011-05-31 10:30:37 +000053 unsigned short slotintstatus; /* offset FCh */
54 unsigned short hcver; /* HOST Version */
Tom Warren5bcf2772013-02-26 11:17:43 -070055 unsigned int venclkctl; /* _VENDOR_CLOCK_CNTRL_0, 100h */
56 unsigned int venspictl; /* _VENDOR_SPI_CNTRL_0, 104h */
57 unsigned int venspiintsts; /* _VENDOR_SPI_INT_STATUS_0, 108h */
58 unsigned int venceatactl; /* _VENDOR_CEATA_CNTRL_0, 10Ch */
59 unsigned int venbootctl; /* _VENDOR_BOOT_CNTRL_0, 110h */
60 unsigned int venbootacktout; /* _VENDOR_BOOT_ACK_TIMEOUT, 114h */
61 unsigned int venbootdattout; /* _VENDOR_BOOT_DAT_TIMEOUT, 118h */
62 unsigned int vendebouncecnt; /* _VENDOR_DEBOUNCE_COUNT_0, 11Ch */
63 unsigned int venmiscctl; /* _VENDOR_MISC_CNTRL_0, 120h */
64 unsigned int res6[47]; /* 0x124 ~ 0x1DC */
65 unsigned int sdmemcmppadctl; /* _SDMEMCOMPPADCTRL_0, 1E0h */
66 unsigned int autocalcfg; /* _AUTO_CAL_CONFIG_0, 1E4h */
67 unsigned int autocalintval; /* _AUTO_CAL_INTERVAL_0, 1E8h */
68 unsigned int autocalsts; /* _AUTO_CAL_STATUS_0, 1ECh */
Tom Warren85f0ee42011-05-31 10:30:37 +000069};
70
Tom Warren5bcf2772013-02-26 11:17:43 -070071#define TEGRA_MMC_PWRCTL_SD_BUS_POWER (1 << 0)
72#define TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V1_8 (5 << 1)
73#define TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V3_0 (6 << 1)
74#define TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V3_3 (7 << 1)
75
Anton staaf0dfb31c2011-11-10 11:56:49 +000076#define TEGRA_MMC_HOSTCTL_DMASEL_MASK (3 << 3)
77#define TEGRA_MMC_HOSTCTL_DMASEL_SDMA (0 << 3)
78#define TEGRA_MMC_HOSTCTL_DMASEL_ADMA2_32BIT (2 << 3)
79#define TEGRA_MMC_HOSTCTL_DMASEL_ADMA2_64BIT (3 << 3)
80
81#define TEGRA_MMC_TRNMOD_DMA_ENABLE (1 << 0)
82#define TEGRA_MMC_TRNMOD_BLOCK_COUNT_ENABLE (1 << 1)
83#define TEGRA_MMC_TRNMOD_DATA_XFER_DIR_SEL_WRITE (0 << 4)
84#define TEGRA_MMC_TRNMOD_DATA_XFER_DIR_SEL_READ (1 << 4)
85#define TEGRA_MMC_TRNMOD_MULTI_BLOCK_SELECT (1 << 5)
86
87#define TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_MASK (3 << 0)
88#define TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_NO_RESPONSE (0 << 0)
89#define TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_136 (1 << 0)
90#define TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_48 (2 << 0)
91#define TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_48_BUSY (3 << 0)
92
93#define TEGRA_MMC_TRNMOD_CMD_CRC_CHECK (1 << 3)
94#define TEGRA_MMC_TRNMOD_CMD_INDEX_CHECK (1 << 4)
95#define TEGRA_MMC_TRNMOD_DATA_PRESENT_SELECT_DATA_TRANSFER (1 << 5)
96
97#define TEGRA_MMC_PRNSTS_CMD_INHIBIT_CMD (1 << 0)
98#define TEGRA_MMC_PRNSTS_CMD_INHIBIT_DAT (1 << 1)
99
100#define TEGRA_MMC_CLKCON_INTERNAL_CLOCK_ENABLE (1 << 0)
101#define TEGRA_MMC_CLKCON_INTERNAL_CLOCK_STABLE (1 << 1)
102#define TEGRA_MMC_CLKCON_SD_CLOCK_ENABLE (1 << 2)
103
104#define TEGRA_MMC_CLKCON_SDCLK_FREQ_SEL_SHIFT 8
105#define TEGRA_MMC_CLKCON_SDCLK_FREQ_SEL_MASK (0xff << 8)
106
107#define TEGRA_MMC_SWRST_SW_RESET_FOR_ALL (1 << 0)
108#define TEGRA_MMC_SWRST_SW_RESET_FOR_CMD_LINE (1 << 1)
109#define TEGRA_MMC_SWRST_SW_RESET_FOR_DAT_LINE (1 << 2)
110
111#define TEGRA_MMC_NORINTSTS_CMD_COMPLETE (1 << 0)
112#define TEGRA_MMC_NORINTSTS_XFER_COMPLETE (1 << 1)
113#define TEGRA_MMC_NORINTSTS_DMA_INTERRUPT (1 << 3)
114#define TEGRA_MMC_NORINTSTS_ERR_INTERRUPT (1 << 15)
115#define TEGRA_MMC_NORINTSTS_CMD_TIMEOUT (1 << 16)
116
117#define TEGRA_MMC_NORINTSTSEN_CMD_COMPLETE (1 << 0)
118#define TEGRA_MMC_NORINTSTSEN_XFER_COMPLETE (1 << 1)
119#define TEGRA_MMC_NORINTSTSEN_DMA_INTERRUPT (1 << 3)
120#define TEGRA_MMC_NORINTSTSEN_BUFFER_WRITE_READY (1 << 4)
121#define TEGRA_MMC_NORINTSTSEN_BUFFER_READ_READY (1 << 5)
122
123#define TEGRA_MMC_NORINTSIGEN_XFER_COMPLETE (1 << 1)
124
Tom Warren5bcf2772013-02-26 11:17:43 -0700125/* SDMMC1/3 settings from section 24.6 of T30 TRM */
126#define MEMCOMP_PADCTRL_VREF 7
127#define AUTO_CAL_ENABLED (1 << 29)
128#define AUTO_CAL_PD_OFFSET (0x70 << 8)
129#define AUTO_CAL_PU_OFFSET (0x62 << 0)
130
Tom Warren85f0ee42011-05-31 10:30:37 +0000131struct mmc_host {
Tom Warren22562a42012-09-04 17:00:24 -0700132 struct tegra_mmc *reg;
Tom Warren9745cf82013-02-21 12:31:30 +0000133 int id; /* device id/number, 0-3 */
134 int enabled; /* 1 to enable, 0 to disable */
135 int width; /* Bus Width, 1, 4 or 8 */
136 enum periph_id mmc_id; /* Peripheral ID: PERIPH_ID_... */
137 struct fdt_gpio_state cd_gpio; /* Change Detect GPIO */
138 struct fdt_gpio_state pwr_gpio; /* Power GPIO */
139 struct fdt_gpio_state wp_gpio; /* Write Protect GPIO */
Tom Warren85f0ee42011-05-31 10:30:37 +0000140 unsigned int version; /* SDHCI spec. version */
141 unsigned int clock; /* Current clock (MHz) */
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200142 struct mmc_config cfg; /* mmc configuration */
Tom Warren85f0ee42011-05-31 10:30:37 +0000143};
144
Tom Warren5bcf2772013-02-26 11:17:43 -0700145void pad_init_mmc(struct mmc_host *host);
146
Tom Warren85f0ee42011-05-31 10:30:37 +0000147#endif /* __ASSEMBLY__ */
Tom Warren8c57e962012-05-22 11:44:48 +0000148#endif /* __TEGRA_MMC_H_ */