Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2012 SAMSUNG Electronics |
| 3 | * Jaehoon Chung <jh80.chung@samsung.com> |
| 4 | * Rajeshawari Shinde <rajeshwari.s@samsung.com> |
| 5 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 6 | * SPDX-License-Identifier: GPL-2.0+ |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
Alexey Brodkin | 55bab5e | 2013-12-26 15:29:07 +0400 | [diff] [blame] | 9 | #include <bouncebuf.h> |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 10 | #include <common.h> |
| 11 | #include <malloc.h> |
| 12 | #include <mmc.h> |
| 13 | #include <dwmmc.h> |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 14 | #include <asm-generic/errno.h> |
| 15 | |
| 16 | #define PAGE_SIZE 4096 |
| 17 | |
| 18 | static int dwmci_wait_reset(struct dwmci_host *host, u32 value) |
| 19 | { |
| 20 | unsigned long timeout = 1000; |
| 21 | u32 ctrl; |
| 22 | |
| 23 | dwmci_writel(host, DWMCI_CTRL, value); |
| 24 | |
| 25 | while (timeout--) { |
| 26 | ctrl = dwmci_readl(host, DWMCI_CTRL); |
| 27 | if (!(ctrl & DWMCI_RESET_ALL)) |
| 28 | return 1; |
| 29 | } |
| 30 | return 0; |
| 31 | } |
| 32 | |
| 33 | static void dwmci_set_idma_desc(struct dwmci_idmac *idmac, |
| 34 | u32 desc0, u32 desc1, u32 desc2) |
| 35 | { |
| 36 | struct dwmci_idmac *desc = idmac; |
| 37 | |
| 38 | desc->flags = desc0; |
| 39 | desc->cnt = desc1; |
| 40 | desc->addr = desc2; |
| 41 | desc->next_addr = (unsigned int)desc + sizeof(struct dwmci_idmac); |
| 42 | } |
| 43 | |
| 44 | static void dwmci_prepare_data(struct dwmci_host *host, |
Alexey Brodkin | 55bab5e | 2013-12-26 15:29:07 +0400 | [diff] [blame] | 45 | struct mmc_data *data, |
| 46 | struct dwmci_idmac *cur_idmac, |
| 47 | void *bounce_buffer) |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 48 | { |
| 49 | unsigned long ctrl; |
| 50 | unsigned int i = 0, flags, cnt, blk_cnt; |
Alexey Brodkin | 55bab5e | 2013-12-26 15:29:07 +0400 | [diff] [blame] | 51 | ulong data_start, data_end; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 52 | |
| 53 | |
| 54 | blk_cnt = data->blocks; |
| 55 | |
| 56 | dwmci_wait_reset(host, DWMCI_CTRL_FIFO_RESET); |
| 57 | |
| 58 | data_start = (ulong)cur_idmac; |
| 59 | dwmci_writel(host, DWMCI_DBADDR, (unsigned int)cur_idmac); |
| 60 | |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 61 | do { |
| 62 | flags = DWMCI_IDMAC_OWN | DWMCI_IDMAC_CH ; |
| 63 | flags |= (i == 0) ? DWMCI_IDMAC_FS : 0; |
| 64 | if (blk_cnt <= 8) { |
| 65 | flags |= DWMCI_IDMAC_LD; |
| 66 | cnt = data->blocksize * blk_cnt; |
| 67 | } else |
| 68 | cnt = data->blocksize * 8; |
| 69 | |
| 70 | dwmci_set_idma_desc(cur_idmac, flags, cnt, |
Alexey Brodkin | 55bab5e | 2013-12-26 15:29:07 +0400 | [diff] [blame] | 71 | (u32)bounce_buffer + (i * PAGE_SIZE)); |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 72 | |
Mischa Jonker | a7a6091 | 2013-07-26 16:18:40 +0200 | [diff] [blame] | 73 | if (blk_cnt <= 8) |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 74 | break; |
| 75 | blk_cnt -= 8; |
| 76 | cur_idmac++; |
| 77 | i++; |
| 78 | } while(1); |
| 79 | |
| 80 | data_end = (ulong)cur_idmac; |
| 81 | flush_dcache_range(data_start, data_end + ARCH_DMA_MINALIGN); |
| 82 | |
| 83 | ctrl = dwmci_readl(host, DWMCI_CTRL); |
| 84 | ctrl |= DWMCI_IDMAC_EN | DWMCI_DMA_EN; |
| 85 | dwmci_writel(host, DWMCI_CTRL, ctrl); |
| 86 | |
| 87 | ctrl = dwmci_readl(host, DWMCI_BMOD); |
| 88 | ctrl |= DWMCI_BMOD_IDMAC_FB | DWMCI_BMOD_IDMAC_EN; |
| 89 | dwmci_writel(host, DWMCI_BMOD, ctrl); |
| 90 | |
| 91 | dwmci_writel(host, DWMCI_BLKSIZ, data->blocksize); |
| 92 | dwmci_writel(host, DWMCI_BYTCNT, data->blocksize * data->blocks); |
| 93 | } |
| 94 | |
| 95 | static int dwmci_set_transfer_mode(struct dwmci_host *host, |
| 96 | struct mmc_data *data) |
| 97 | { |
| 98 | unsigned long mode; |
| 99 | |
| 100 | mode = DWMCI_CMD_DATA_EXP; |
| 101 | if (data->flags & MMC_DATA_WRITE) |
| 102 | mode |= DWMCI_CMD_RW; |
| 103 | |
| 104 | return mode; |
| 105 | } |
| 106 | |
| 107 | static int dwmci_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, |
| 108 | struct mmc_data *data) |
| 109 | { |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 110 | struct dwmci_host *host = mmc->priv; |
Mischa Jonker | 7423bed | 2013-07-26 14:08:14 +0200 | [diff] [blame] | 111 | ALLOC_CACHE_ALIGN_BUFFER(struct dwmci_idmac, cur_idmac, |
Mischa Jonker | a7a6091 | 2013-07-26 16:18:40 +0200 | [diff] [blame] | 112 | data ? DIV_ROUND_UP(data->blocks, 8) : 0); |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 113 | int flags = 0, i; |
| 114 | unsigned int timeout = 100000; |
| 115 | u32 retry = 10000; |
| 116 | u32 mask, ctrl; |
Amar | 902664c | 2013-04-27 11:42:54 +0530 | [diff] [blame] | 117 | ulong start = get_timer(0); |
Alexey Brodkin | 55bab5e | 2013-12-26 15:29:07 +0400 | [diff] [blame] | 118 | struct bounce_buffer bbstate; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 119 | |
| 120 | while (dwmci_readl(host, DWMCI_STATUS) & DWMCI_BUSY) { |
Amar | 902664c | 2013-04-27 11:42:54 +0530 | [diff] [blame] | 121 | if (get_timer(start) > timeout) { |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 122 | printf("Timeout on data busy\n"); |
| 123 | return TIMEOUT; |
| 124 | } |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 125 | } |
| 126 | |
| 127 | dwmci_writel(host, DWMCI_RINTSTS, DWMCI_INTMSK_ALL); |
| 128 | |
Alexey Brodkin | 55bab5e | 2013-12-26 15:29:07 +0400 | [diff] [blame] | 129 | if (data) { |
| 130 | if (data->flags == MMC_DATA_READ) { |
| 131 | bounce_buffer_start(&bbstate, (void*)data->dest, |
| 132 | data->blocksize * |
| 133 | data->blocks, GEN_BB_WRITE); |
| 134 | } else { |
| 135 | bounce_buffer_start(&bbstate, (void*)data->src, |
| 136 | data->blocksize * |
| 137 | data->blocks, GEN_BB_READ); |
| 138 | } |
| 139 | dwmci_prepare_data(host, data, cur_idmac, |
| 140 | bbstate.bounce_buffer); |
| 141 | } |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 142 | |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 143 | dwmci_writel(host, DWMCI_CMDARG, cmd->cmdarg); |
| 144 | |
| 145 | if (data) |
| 146 | flags = dwmci_set_transfer_mode(host, data); |
| 147 | |
| 148 | if ((cmd->resp_type & MMC_RSP_136) && (cmd->resp_type & MMC_RSP_BUSY)) |
| 149 | return -1; |
| 150 | |
| 151 | if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) |
| 152 | flags |= DWMCI_CMD_ABORT_STOP; |
| 153 | else |
| 154 | flags |= DWMCI_CMD_PRV_DAT_WAIT; |
| 155 | |
| 156 | if (cmd->resp_type & MMC_RSP_PRESENT) { |
| 157 | flags |= DWMCI_CMD_RESP_EXP; |
| 158 | if (cmd->resp_type & MMC_RSP_136) |
| 159 | flags |= DWMCI_CMD_RESP_LENGTH; |
| 160 | } |
| 161 | |
| 162 | if (cmd->resp_type & MMC_RSP_CRC) |
| 163 | flags |= DWMCI_CMD_CHECK_CRC; |
| 164 | |
| 165 | flags |= (cmd->cmdidx | DWMCI_CMD_START | DWMCI_CMD_USE_HOLD_REG); |
| 166 | |
| 167 | debug("Sending CMD%d\n",cmd->cmdidx); |
| 168 | |
| 169 | dwmci_writel(host, DWMCI_CMD, flags); |
| 170 | |
| 171 | for (i = 0; i < retry; i++) { |
| 172 | mask = dwmci_readl(host, DWMCI_RINTSTS); |
| 173 | if (mask & DWMCI_INTMSK_CDONE) { |
| 174 | if (!data) |
| 175 | dwmci_writel(host, DWMCI_RINTSTS, mask); |
| 176 | break; |
| 177 | } |
| 178 | } |
| 179 | |
| 180 | if (i == retry) |
| 181 | return TIMEOUT; |
| 182 | |
| 183 | if (mask & DWMCI_INTMSK_RTO) { |
| 184 | debug("Response Timeout..\n"); |
| 185 | return TIMEOUT; |
| 186 | } else if (mask & DWMCI_INTMSK_RE) { |
| 187 | debug("Response Error..\n"); |
| 188 | return -1; |
| 189 | } |
| 190 | |
| 191 | |
| 192 | if (cmd->resp_type & MMC_RSP_PRESENT) { |
| 193 | if (cmd->resp_type & MMC_RSP_136) { |
| 194 | cmd->response[0] = dwmci_readl(host, DWMCI_RESP3); |
| 195 | cmd->response[1] = dwmci_readl(host, DWMCI_RESP2); |
| 196 | cmd->response[2] = dwmci_readl(host, DWMCI_RESP1); |
| 197 | cmd->response[3] = dwmci_readl(host, DWMCI_RESP0); |
| 198 | } else { |
| 199 | cmd->response[0] = dwmci_readl(host, DWMCI_RESP0); |
| 200 | } |
| 201 | } |
| 202 | |
| 203 | if (data) { |
| 204 | do { |
| 205 | mask = dwmci_readl(host, DWMCI_RINTSTS); |
| 206 | if (mask & (DWMCI_DATA_ERR | DWMCI_DATA_TOUT)) { |
| 207 | debug("DATA ERROR!\n"); |
| 208 | return -1; |
| 209 | } |
| 210 | } while (!(mask & DWMCI_INTMSK_DTO)); |
| 211 | |
| 212 | dwmci_writel(host, DWMCI_RINTSTS, mask); |
| 213 | |
| 214 | ctrl = dwmci_readl(host, DWMCI_CTRL); |
| 215 | ctrl &= ~(DWMCI_DMA_EN); |
| 216 | dwmci_writel(host, DWMCI_CTRL, ctrl); |
Alexey Brodkin | 55bab5e | 2013-12-26 15:29:07 +0400 | [diff] [blame] | 217 | |
| 218 | bounce_buffer_stop(&bbstate); |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 219 | } |
| 220 | |
| 221 | udelay(100); |
| 222 | |
| 223 | return 0; |
| 224 | } |
| 225 | |
| 226 | static int dwmci_setup_bus(struct dwmci_host *host, u32 freq) |
| 227 | { |
| 228 | u32 div, status; |
| 229 | int timeout = 10000; |
| 230 | unsigned long sclk; |
| 231 | |
Amar | 902664c | 2013-04-27 11:42:54 +0530 | [diff] [blame] | 232 | if ((freq == host->clock) || (freq == 0)) |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 233 | return 0; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 234 | /* |
Jaehoon Chung | d94735b | 2013-10-06 18:59:31 +0900 | [diff] [blame] | 235 | * If host->get_mmc_clk didn't define, |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 236 | * then assume that host->bus_hz is source clock value. |
| 237 | * host->bus_hz should be set from user. |
| 238 | */ |
Jaehoon Chung | d94735b | 2013-10-06 18:59:31 +0900 | [diff] [blame] | 239 | if (host->get_mmc_clk) |
Rajeshwari S Shinde | ccfa20b | 2014-02-05 10:48:15 +0530 | [diff] [blame] | 240 | sclk = host->get_mmc_clk(host); |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 241 | else if (host->bus_hz) |
| 242 | sclk = host->bus_hz; |
| 243 | else { |
| 244 | printf("Didn't get source clock value..\n"); |
| 245 | return -EINVAL; |
| 246 | } |
| 247 | |
| 248 | div = DIV_ROUND_UP(sclk, 2 * freq); |
| 249 | |
| 250 | dwmci_writel(host, DWMCI_CLKENA, 0); |
| 251 | dwmci_writel(host, DWMCI_CLKSRC, 0); |
| 252 | |
| 253 | dwmci_writel(host, DWMCI_CLKDIV, div); |
| 254 | dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT | |
| 255 | DWMCI_CMD_UPD_CLK | DWMCI_CMD_START); |
| 256 | |
| 257 | do { |
| 258 | status = dwmci_readl(host, DWMCI_CMD); |
| 259 | if (timeout-- < 0) { |
| 260 | printf("TIMEOUT error!!\n"); |
| 261 | return -ETIMEDOUT; |
| 262 | } |
| 263 | } while (status & DWMCI_CMD_START); |
| 264 | |
| 265 | dwmci_writel(host, DWMCI_CLKENA, DWMCI_CLKEN_ENABLE | |
| 266 | DWMCI_CLKEN_LOW_PWR); |
| 267 | |
| 268 | dwmci_writel(host, DWMCI_CMD, DWMCI_CMD_PRV_DAT_WAIT | |
| 269 | DWMCI_CMD_UPD_CLK | DWMCI_CMD_START); |
| 270 | |
| 271 | timeout = 10000; |
| 272 | do { |
| 273 | status = dwmci_readl(host, DWMCI_CMD); |
| 274 | if (timeout-- < 0) { |
| 275 | printf("TIMEOUT error!!\n"); |
| 276 | return -ETIMEDOUT; |
| 277 | } |
| 278 | } while (status & DWMCI_CMD_START); |
| 279 | |
| 280 | host->clock = freq; |
| 281 | |
| 282 | return 0; |
| 283 | } |
| 284 | |
| 285 | static void dwmci_set_ios(struct mmc *mmc) |
| 286 | { |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 287 | struct dwmci_host *host = mmc->priv; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 288 | u32 ctype; |
| 289 | |
| 290 | debug("Buswidth = %d, clock: %d\n",mmc->bus_width, mmc->clock); |
| 291 | |
| 292 | dwmci_setup_bus(host, mmc->clock); |
| 293 | switch (mmc->bus_width) { |
| 294 | case 8: |
| 295 | ctype = DWMCI_CTYPE_8BIT; |
| 296 | break; |
| 297 | case 4: |
| 298 | ctype = DWMCI_CTYPE_4BIT; |
| 299 | break; |
| 300 | default: |
| 301 | ctype = DWMCI_CTYPE_1BIT; |
| 302 | break; |
| 303 | } |
| 304 | |
| 305 | dwmci_writel(host, DWMCI_CTYPE, ctype); |
| 306 | |
| 307 | if (host->clksel) |
| 308 | host->clksel(host); |
| 309 | } |
| 310 | |
| 311 | static int dwmci_init(struct mmc *mmc) |
| 312 | { |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 313 | struct dwmci_host *host = mmc->priv; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 314 | |
Jaehoon Chung | 42f81a8 | 2013-11-29 20:08:57 +0900 | [diff] [blame] | 315 | if (host->board_init) |
| 316 | host->board_init(host); |
Rajeshwari Shinde | 7016309 | 2013-10-29 12:53:13 +0530 | [diff] [blame] | 317 | |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 318 | dwmci_writel(host, DWMCI_PWREN, 1); |
| 319 | |
| 320 | if (!dwmci_wait_reset(host, DWMCI_RESET_ALL)) { |
| 321 | debug("%s[%d] Fail-reset!!\n",__func__,__LINE__); |
| 322 | return -1; |
| 323 | } |
| 324 | |
Amar | 902664c | 2013-04-27 11:42:54 +0530 | [diff] [blame] | 325 | /* Enumerate at 400KHz */ |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 326 | dwmci_setup_bus(host, mmc->cfg->f_min); |
Amar | 902664c | 2013-04-27 11:42:54 +0530 | [diff] [blame] | 327 | |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 328 | dwmci_writel(host, DWMCI_RINTSTS, 0xFFFFFFFF); |
| 329 | dwmci_writel(host, DWMCI_INTMASK, 0); |
| 330 | |
| 331 | dwmci_writel(host, DWMCI_TMOUT, 0xFFFFFFFF); |
| 332 | |
| 333 | dwmci_writel(host, DWMCI_IDINTEN, 0); |
| 334 | dwmci_writel(host, DWMCI_BMOD, 1); |
| 335 | |
Alexey Brodkin | db8f869 | 2013-11-27 17:00:52 +0400 | [diff] [blame] | 336 | if (host->fifoth_val) { |
| 337 | dwmci_writel(host, DWMCI_FIFOTH, host->fifoth_val); |
Amar | 902664c | 2013-04-27 11:42:54 +0530 | [diff] [blame] | 338 | } |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 339 | |
| 340 | dwmci_writel(host, DWMCI_CLKENA, 0); |
| 341 | dwmci_writel(host, DWMCI_CLKSRC, 0); |
| 342 | |
| 343 | return 0; |
| 344 | } |
| 345 | |
Pantelis Antoniou | c9e7591 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 346 | static const struct mmc_ops dwmci_ops = { |
| 347 | .send_cmd = dwmci_send_cmd, |
| 348 | .set_ios = dwmci_set_ios, |
| 349 | .init = dwmci_init, |
| 350 | }; |
| 351 | |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 352 | int add_dwmci(struct dwmci_host *host, u32 max_clk, u32 min_clk) |
| 353 | { |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 354 | host->cfg.name = host->name; |
| 355 | host->cfg.ops = &dwmci_ops; |
| 356 | host->cfg.f_min = min_clk; |
| 357 | host->cfg.f_max = max_clk; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 358 | |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 359 | host->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 360 | |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 361 | host->cfg.host_caps = host->caps; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 362 | |
| 363 | if (host->buswidth == 8) { |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 364 | host->cfg.host_caps |= MMC_MODE_8BIT; |
| 365 | host->cfg.host_caps &= ~MMC_MODE_4BIT; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 366 | } else { |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 367 | host->cfg.host_caps |= MMC_MODE_4BIT; |
| 368 | host->cfg.host_caps &= ~MMC_MODE_8BIT; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 369 | } |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 370 | host->cfg.host_caps |= MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_HC; |
| 371 | |
| 372 | host->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 373 | |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 374 | host->mmc = mmc_create(&host->cfg, host); |
| 375 | if (host->mmc == NULL) |
| 376 | return -1; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 377 | |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 378 | return 0; |
Jaehoon Chung | 7cf7307 | 2012-10-15 19:10:29 +0000 | [diff] [blame] | 379 | } |