blob: 3efdbe9a690a163c2f356e462b5f0b10ff39ea1a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Wang Huanf0ce7d62014-09-05 13:52:44 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Wang Huanf0ce7d62014-09-05 13:52:44 +08004 */
5
6#include <common.h>
7#include <i2c.h>
Simon Glassa7b51302019-11-14 12:57:46 -07008#include <init.h>
Wang Huanf0ce7d62014-09-05 13:52:44 +08009#include <asm/io.h>
10#include <asm/arch/immap_ls102xa.h>
11#include <asm/arch/clock.h>
12#include <asm/arch/fsl_serdes.h>
Yao Yuane0f8f542015-12-05 14:59:10 +080013#include <asm/arch/ls102xa_soc.h>
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +080014#include <asm/arch/ls102xa_devdis.h>
Yao Yuanfec6aa02014-11-26 14:54:33 +080015#include <hwconfig.h>
Wang Huanf0ce7d62014-09-05 13:52:44 +080016#include <mmc.h>
Mingkai Hu5b0df8a2015-10-26 19:47:41 +080017#include <fsl_csu.h>
Wang Huanf0ce7d62014-09-05 13:52:44 +080018#include <fsl_ifc.h>
Ruchika Gupta901ae762014-10-15 11:39:06 +053019#include <fsl_sec.h>
Alison Wang9da51782014-12-03 15:00:47 +080020#include <spl.h>
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +080021#include <fsl_devdis.h>
Aneesh Bansal39d5b3b2016-01-22 16:37:26 +053022#include <fsl_validate.h>
Shengzhou Liu15875a52016-11-21 11:36:48 +080023#include <fsl_ddr.h>
tang yuantian57296e72014-12-17 12:58:05 +080024#include "../common/sleep.h"
Wang Huanf0ce7d62014-09-05 13:52:44 +080025#include "../common/qixis.h"
26#include "ls1021aqds_qixis.h"
Zhao Qiang9fc2f302014-09-26 16:25:32 +080027#ifdef CONFIG_U_QE
Qianyu Gongae6a7582016-02-18 13:01:59 +080028#include <fsl_qe.h>
Zhao Qiang9fc2f302014-09-26 16:25:32 +080029#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +080030
Yao Yuanfec6aa02014-11-26 14:54:33 +080031#define PIN_MUX_SEL_CAN 0x03
32#define PIN_MUX_SEL_IIC2 0xa0
33#define PIN_MUX_SEL_RGMII 0x00
34#define PIN_MUX_SEL_SAI 0x0c
35#define PIN_MUX_SEL_SDHC 0x00
36
37#define SET_SDHC_MUX_SEL(reg, value) ((reg & 0x0f) | value)
38#define SET_EC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
Wang Huanf0ce7d62014-09-05 13:52:44 +080039enum {
Yao Yuanfec6aa02014-11-26 14:54:33 +080040 MUX_TYPE_CAN,
41 MUX_TYPE_IIC2,
42 MUX_TYPE_RGMII,
43 MUX_TYPE_SAI,
44 MUX_TYPE_SDHC,
Wang Huanf0ce7d62014-09-05 13:52:44 +080045 MUX_TYPE_SD_PCI4,
46 MUX_TYPE_SD_PC_SA_SG_SG,
47 MUX_TYPE_SD_PC_SA_PC_SG,
48 MUX_TYPE_SD_PC_SG_SG,
49};
50
Alison Wang29d75432014-12-09 17:38:23 +080051enum {
52 GE0_CLK125,
53 GE2_CLK125,
54 GE1_CLK125,
55};
56
Wang Huanf0ce7d62014-09-05 13:52:44 +080057int checkboard(void)
58{
Alison Wang34de5e42016-02-02 15:16:23 +080059#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanf0ce7d62014-09-05 13:52:44 +080060 char buf[64];
Alison Wang2145a372014-12-09 17:38:02 +080061#endif
Alison Wang9da51782014-12-03 15:00:47 +080062#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_QSPI_BOOT)
Wang Huanf0ce7d62014-09-05 13:52:44 +080063 u8 sw;
Alison Wang9da51782014-12-03 15:00:47 +080064#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +080065
66 puts("Board: LS1021AQDS\n");
67
Alison Wang9da51782014-12-03 15:00:47 +080068#ifdef CONFIG_SD_BOOT
69 puts("SD\n");
70#elif CONFIG_QSPI_BOOT
71 puts("QSPI\n");
72#else
Wang Huanf0ce7d62014-09-05 13:52:44 +080073 sw = QIXIS_READ(brdcfg[0]);
74 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
75
76 if (sw < 0x8)
77 printf("vBank: %d\n", sw);
78 else if (sw == 0x8)
79 puts("PromJet\n");
80 else if (sw == 0x9)
81 puts("NAND\n");
82 else if (sw == 0x15)
83 printf("IFCCard\n");
84 else
85 printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
Alison Wang9da51782014-12-03 15:00:47 +080086#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +080087
Alison Wang34de5e42016-02-02 15:16:23 +080088#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanf0ce7d62014-09-05 13:52:44 +080089 printf("Sys ID:0x%02x, Sys Ver: 0x%02x\n",
90 QIXIS_READ(id), QIXIS_READ(arch));
91
92 printf("FPGA: v%d (%s), build %d\n",
93 (int)QIXIS_READ(scver), qixis_read_tag(buf),
94 (int)qixis_read_minor());
Alison Wang2145a372014-12-09 17:38:02 +080095#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +080096
97 return 0;
98}
99
100unsigned long get_board_sys_clk(void)
101{
102 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
103
104 switch (sysclk_conf & 0x0f) {
105 case QIXIS_SYSCLK_64:
106 return 64000000;
107 case QIXIS_SYSCLK_83:
108 return 83333333;
109 case QIXIS_SYSCLK_100:
110 return 100000000;
111 case QIXIS_SYSCLK_125:
112 return 125000000;
113 case QIXIS_SYSCLK_133:
114 return 133333333;
115 case QIXIS_SYSCLK_150:
116 return 150000000;
117 case QIXIS_SYSCLK_160:
118 return 160000000;
119 case QIXIS_SYSCLK_166:
120 return 166666666;
121 }
122 return 66666666;
123}
124
125unsigned long get_board_ddr_clk(void)
126{
127 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
128
129 switch ((ddrclk_conf & 0x30) >> 4) {
130 case QIXIS_DDRCLK_100:
131 return 100000000;
132 case QIXIS_DDRCLK_125:
133 return 125000000;
134 case QIXIS_DDRCLK_133:
135 return 133333333;
136 }
137 return 66666666;
138}
139
Chenhui Zhao50966942014-11-06 10:51:59 +0800140int select_i2c_ch_pca9547(u8 ch)
141{
142 int ret;
143
144 ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
145 if (ret) {
146 puts("PCA: failed to select proper channel\n");
147 return ret;
148 }
149
150 return 0;
151}
152
Wang Huanf0ce7d62014-09-05 13:52:44 +0800153int dram_init(void)
154{
Chenhui Zhao50966942014-11-06 10:51:59 +0800155 /*
156 * When resuming from deep sleep, the I2C channel may not be
157 * in the default channel. So, switch to the default channel
158 * before accessing DDR SPD.
159 */
160 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
Simon Glass0e0ac202017-04-06 12:47:04 -0600161 return fsl_initdram();
Wang Huanf0ce7d62014-09-05 13:52:44 +0800162}
163
Wang Huanf0ce7d62014-09-05 13:52:44 +0800164int board_early_init_f(void)
165{
166 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
Wang Huanf0ce7d62014-09-05 13:52:44 +0800167
168#ifdef CONFIG_TSEC_ENET
Claudiu Manoil51b503e2015-08-12 13:29:14 +0300169 /* clear BD & FR bits for BE BD's and frame data */
170 clrbits_be32(&scfg->etsecdmamcr, SCFG_ETSECDMAMCR_LE_BD_FR);
Wang Huanf0ce7d62014-09-05 13:52:44 +0800171#endif
172
173#ifdef CONFIG_FSL_IFC
174 init_early_memctl_regs();
175#endif
176
Yao Yuane0f8f542015-12-05 14:59:10 +0800177 arch_soc_init();
Wang Huanf0ce7d62014-09-05 13:52:44 +0800178
tang yuantian57296e72014-12-17 12:58:05 +0800179#if defined(CONFIG_DEEP_SLEEP)
180 if (is_warm_boot())
181 fsl_dp_disable_console();
182#endif
183
Wang Huanf0ce7d62014-09-05 13:52:44 +0800184 return 0;
185}
Alison Wang9da51782014-12-03 15:00:47 +0800186
187#ifdef CONFIG_SPL_BUILD
188void board_init_f(ulong dummy)
189{
Alison Wangab98bb52014-12-09 17:38:14 +0800190#ifdef CONFIG_NAND_BOOT
191 struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
192 u32 porsr1, pinctl;
193
194 /*
195 * There is LS1 SoC issue where NOR, FPGA are inaccessible during
196 * NAND boot because IFC signals > IFC_AD7 are not enabled.
197 * This workaround changes RCW source to make all signals enabled.
198 */
199 porsr1 = in_be32(&gur->porsr1);
200 pinctl = ((porsr1 & ~(DCFG_CCSR_PORSR1_RCW_MASK)) |
201 DCFG_CCSR_PORSR1_RCW_SRC_I2C);
202 out_be32((unsigned int *)(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_PORCR1),
203 pinctl);
204#endif
205
Alison Wang9da51782014-12-03 15:00:47 +0800206 /* Clear the BSS */
207 memset(__bss_start, 0, __bss_end - __bss_start);
208
209#ifdef CONFIG_FSL_IFC
210 init_early_memctl_regs();
211#endif
212
213 get_clocks();
214
tang yuantian57296e72014-12-17 12:58:05 +0800215#if defined(CONFIG_DEEP_SLEEP)
216 if (is_warm_boot())
217 fsl_dp_disable_console();
218#endif
219
Alison Wang9da51782014-12-03 15:00:47 +0800220 preloader_console_init();
221
222#ifdef CONFIG_SPL_I2C_SUPPORT
223 i2c_init_all();
224#endif
Alison Wang6027eb42015-03-12 11:31:44 +0800225
Alison Wang28253032018-10-16 16:19:22 +0800226 timer_init();
Alison Wang9da51782014-12-03 15:00:47 +0800227 dram_init();
228
Alison Wang5dec9d72015-07-09 10:50:07 +0800229 /* Allow OCRAM access permission as R/W */
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800230#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
231 enable_layerscape_ns_access();
Alison Wang5dec9d72015-07-09 10:50:07 +0800232#endif
233
Alison Wang9da51782014-12-03 15:00:47 +0800234 board_init_r(NULL, 0);
235}
236#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800237
Alison Wang29d75432014-12-09 17:38:23 +0800238void config_etseccm_source(int etsec_gtx_125_mux)
239{
240 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
241
242 switch (etsec_gtx_125_mux) {
243 case GE0_CLK125:
244 out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE0_CLK125);
245 debug("etseccm set to GE0_CLK125\n");
246 break;
247
248 case GE2_CLK125:
249 out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE2_CLK125);
250 debug("etseccm set to GE2_CLK125\n");
251 break;
252
253 case GE1_CLK125:
254 out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE1_CLK125);
255 debug("etseccm set to GE1_CLK125\n");
256 break;
257
258 default:
259 printf("Error! trying to set etseccm to invalid value\n");
260 break;
261 }
262}
263
Wang Huanf0ce7d62014-09-05 13:52:44 +0800264int config_board_mux(int ctrl_type)
265{
Yao Yuanfec6aa02014-11-26 14:54:33 +0800266 u8 reg12, reg14;
Wang Huanf0ce7d62014-09-05 13:52:44 +0800267
268 reg12 = QIXIS_READ(brdcfg[12]);
Yao Yuanfec6aa02014-11-26 14:54:33 +0800269 reg14 = QIXIS_READ(brdcfg[14]);
Wang Huanf0ce7d62014-09-05 13:52:44 +0800270
271 switch (ctrl_type) {
Yao Yuanfec6aa02014-11-26 14:54:33 +0800272 case MUX_TYPE_CAN:
Alison Wang29d75432014-12-09 17:38:23 +0800273 config_etseccm_source(GE2_CLK125);
Yao Yuanfec6aa02014-11-26 14:54:33 +0800274 reg14 = SET_EC_MUX_SEL(reg14, PIN_MUX_SEL_CAN);
275 break;
276 case MUX_TYPE_IIC2:
277 reg14 = SET_SDHC_MUX_SEL(reg14, PIN_MUX_SEL_IIC2);
278 break;
279 case MUX_TYPE_RGMII:
280 reg14 = SET_EC_MUX_SEL(reg14, PIN_MUX_SEL_RGMII);
281 break;
282 case MUX_TYPE_SAI:
Alison Wang29d75432014-12-09 17:38:23 +0800283 config_etseccm_source(GE2_CLK125);
Yao Yuanfec6aa02014-11-26 14:54:33 +0800284 reg14 = SET_EC_MUX_SEL(reg14, PIN_MUX_SEL_SAI);
285 break;
286 case MUX_TYPE_SDHC:
287 reg14 = SET_SDHC_MUX_SEL(reg14, PIN_MUX_SEL_SDHC);
288 break;
Wang Huanf0ce7d62014-09-05 13:52:44 +0800289 case MUX_TYPE_SD_PCI4:
290 reg12 = 0x38;
291 break;
292 case MUX_TYPE_SD_PC_SA_SG_SG:
293 reg12 = 0x01;
294 break;
295 case MUX_TYPE_SD_PC_SA_PC_SG:
296 reg12 = 0x01;
297 break;
298 case MUX_TYPE_SD_PC_SG_SG:
299 reg12 = 0x21;
300 break;
301 default:
302 printf("Wrong mux interface type\n");
303 return -1;
304 }
305
306 QIXIS_WRITE(brdcfg[12], reg12);
Yao Yuanfec6aa02014-11-26 14:54:33 +0800307 QIXIS_WRITE(brdcfg[14], reg14);
Wang Huanf0ce7d62014-09-05 13:52:44 +0800308
309 return 0;
310}
311
312int config_serdes_mux(void)
313{
314 struct ccsr_gur *gur = (struct ccsr_gur *)CONFIG_SYS_FSL_GUTS_ADDR;
315 u32 cfg;
316
317 cfg = in_be32(&gur->rcwsr[4]) & RCWSR4_SRDS1_PRTCL_MASK;
318 cfg >>= RCWSR4_SRDS1_PRTCL_SHIFT;
319
320 switch (cfg) {
321 case 0x0:
322 config_board_mux(MUX_TYPE_SD_PCI4);
323 break;
324 case 0x30:
325 config_board_mux(MUX_TYPE_SD_PC_SA_SG_SG);
326 break;
327 case 0x60:
328 config_board_mux(MUX_TYPE_SD_PC_SG_SG);
329 break;
330 case 0x70:
331 config_board_mux(MUX_TYPE_SD_PC_SA_PC_SG);
332 break;
333 default:
334 printf("SRDS1 prtcl:0x%x\n", cfg);
335 break;
336 }
337
338 return 0;
339}
340
tang yuantian9f51db22015-10-16 16:06:05 +0800341#ifdef CONFIG_BOARD_LATE_INIT
342int board_late_init(void)
343{
Aneesh Bansal39d5b3b2016-01-22 16:37:26 +0530344#ifdef CONFIG_CHAIN_OF_TRUST
345 fsl_setenv_chain_of_trust();
346#endif
tang yuantian9f51db22015-10-16 16:06:05 +0800347
348 return 0;
349}
350#endif
351
Ruchika Gupta901ae762014-10-15 11:39:06 +0530352int misc_init_r(void)
353{
Yao Yuanfec6aa02014-11-26 14:54:33 +0800354 int conflict_flag;
355
356 /* some signals can not enable simultaneous*/
357 conflict_flag = 0;
358 if (hwconfig("sdhc"))
359 conflict_flag++;
360 if (hwconfig("iic2"))
361 conflict_flag++;
362 if (conflict_flag > 1) {
363 printf("WARNING: pin conflict !\n");
364 return 0;
365 }
366
367 conflict_flag = 0;
368 if (hwconfig("rgmii"))
369 conflict_flag++;
370 if (hwconfig("can"))
371 conflict_flag++;
372 if (hwconfig("sai"))
373 conflict_flag++;
374 if (conflict_flag > 1) {
375 printf("WARNING: pin conflict !\n");
376 return 0;
377 }
378
379 if (hwconfig("can"))
380 config_board_mux(MUX_TYPE_CAN);
381 else if (hwconfig("rgmii"))
382 config_board_mux(MUX_TYPE_RGMII);
383 else if (hwconfig("sai"))
384 config_board_mux(MUX_TYPE_SAI);
385
386 if (hwconfig("iic2"))
387 config_board_mux(MUX_TYPE_IIC2);
388 else if (hwconfig("sdhc"))
389 config_board_mux(MUX_TYPE_SDHC);
390
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800391#ifdef CONFIG_FSL_DEVICE_DISABLE
392 device_disable(devdis_tbl, ARRAY_SIZE(devdis_tbl));
393#endif
Ruchika Gupta901ae762014-10-15 11:39:06 +0530394#ifdef CONFIG_FSL_CAAM
395 return sec_init();
396#endif
Yao Yuanfec6aa02014-11-26 14:54:33 +0800397 return 0;
Ruchika Gupta901ae762014-10-15 11:39:06 +0530398}
Ruchika Gupta901ae762014-10-15 11:39:06 +0530399
Wang Huanf0ce7d62014-09-05 13:52:44 +0800400int board_init(void)
401{
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +0800402#ifdef CONFIG_SYS_FSL_ERRATUM_A010315
403 erratum_a010315();
404#endif
Shengzhou Liu15875a52016-11-21 11:36:48 +0800405#ifdef CONFIG_SYS_FSL_ERRATUM_A009942
406 erratum_a009942_check_cpo();
407#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800408
409 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
410
411#ifndef CONFIG_SYS_FSL_NO_SERDES
412 fsl_serdes_init();
413 config_serdes_mux();
414#endif
Zhao Qiang9fc2f302014-09-26 16:25:32 +0800415
Alison Wang69364922016-02-05 12:48:17 +0800416 ls102xa_smmu_stream_id_init();
Xiubo Li03d40aa2014-11-21 17:40:59 +0800417
Zhao Qiang9fc2f302014-09-26 16:25:32 +0800418#ifdef CONFIG_U_QE
419 u_qe_init();
420#endif
421
Wang Huanf0ce7d62014-09-05 13:52:44 +0800422 return 0;
423}
tang yuantian57296e72014-12-17 12:58:05 +0800424
425#if defined(CONFIG_DEEP_SLEEP)
426void board_sleep_prepare(void)
427{
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800428#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
429 enable_layerscape_ns_access();
tang yuantian57296e72014-12-17 12:58:05 +0800430#endif
431}
432#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800433
Simon Glass2aec3cc2014-10-23 18:58:47 -0600434int ft_board_setup(void *blob, bd_t *bd)
Wang Huanf0ce7d62014-09-05 13:52:44 +0800435{
436 ft_cpu_setup(blob, bd);
Simon Glass2aec3cc2014-10-23 18:58:47 -0600437
Minghuan Lian0c535242015-03-12 10:58:48 +0800438#ifdef CONFIG_PCI
439 ft_pci_setup(blob, bd);
Minghuan Liana4d6b612014-10-31 13:43:44 +0800440#endif
441
Simon Glass2aec3cc2014-10-23 18:58:47 -0600442 return 0;
Wang Huanf0ce7d62014-09-05 13:52:44 +0800443}
444
445u8 flash_read8(void *addr)
446{
447 return __raw_readb(addr + 1);
448}
449
450void flash_write16(u16 val, void *addr)
451{
452 u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
453
454 __raw_writew(shftval, addr);
455}
456
457u16 flash_read16(void *addr)
458{
459 u16 val = __raw_readw(addr);
460
461 return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
462}