blob: 2c071075bac565be8e9735bc1728bf0d0a845a9d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Bo Shen42aafb32012-07-05 17:21:46 +00002/*
3 * Copyright (C) 2012 Atmel Corporation
Bo Shen42aafb32012-07-05 17:21:46 +00004 */
5
6#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -07007#include <init.h>
Bo Shen42aafb32012-07-05 17:21:46 +00008#include <asm/io.h>
9#include <asm/arch/at91sam9x5_matrix.h>
10#include <asm/arch/at91sam9_smc.h>
11#include <asm/arch/at91_common.h>
Bo Shen42aafb32012-07-05 17:21:46 +000012#include <asm/arch/at91_rstc.h>
Bo Shen42aafb32012-07-05 17:21:46 +000013#include <asm/arch/clk.h>
Wenyou Yang78f89762016-02-03 10:16:50 +080014#include <asm/arch/gpio.h>
Wenyou Yanga9606f02017-04-18 14:51:56 +080015#include <debug_uart.h>
Simon Glass0ffb9d62017-05-31 19:47:48 -060016#include <asm/mach-types.h>
Bo Shen42aafb32012-07-05 17:21:46 +000017
18DECLARE_GLOBAL_DATA_PTR;
19
20/* ------------------------------------------------------------------------- */
21/*
22 * Miscelaneous platform dependent initialisations
23 */
Eugen Hristev3232f9b2018-10-08 09:54:27 +030024
25void at91_prepare_cpu_var(void);
26
Bo Shen42aafb32012-07-05 17:21:46 +000027#ifdef CONFIG_CMD_NAND
28static void at91sam9x5ek_nand_hw_init(void)
29{
30 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
31 struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
Bo Shen42aafb32012-07-05 17:21:46 +000032 unsigned long csa;
33
34 /* Enable CS3 */
35 csa = readl(&matrix->ebicsa);
36 csa |= AT91_MATRIX_EBI_CS3A_SMC_SMARTMEDIA;
Bo Shen68df9182012-08-15 18:44:27 +000037 /* NAND flash on D16 */
38 csa |= AT91_MATRIX_NFD0_ON_D16;
Wu, Joshccae57a2012-09-05 22:14:28 +000039
40 /* Configure IO drive */
41 csa &= ~AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
42
Bo Shen42aafb32012-07-05 17:21:46 +000043 writel(csa, &matrix->ebicsa);
44
45 /* Configure SMC CS3 for NAND/SmartMedia */
Wu, Joshe3330362012-08-23 00:05:37 +000046 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
47 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
Bo Shen42aafb32012-07-05 17:21:46 +000048 &smc->cs[3].setup);
Wu, Joshe3330362012-08-23 00:05:37 +000049 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(5) |
50 AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(6),
Bo Shen42aafb32012-07-05 17:21:46 +000051 &smc->cs[3].pulse);
Wu, Joshe3330362012-08-23 00:05:37 +000052 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(6),
Bo Shen42aafb32012-07-05 17:21:46 +000053 &smc->cs[3].cycle);
54 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
55 AT91_SMC_MODE_EXNW_DISABLE |
56#ifdef CONFIG_SYS_NAND_DBW_16
57 AT91_SMC_MODE_DBW_16 |
58#else /* CONFIG_SYS_NAND_DBW_8 */
59 AT91_SMC_MODE_DBW_8 |
60#endif
Wu, Joshe3330362012-08-23 00:05:37 +000061 AT91_SMC_MODE_TDF_CYCLE(1),
Bo Shen42aafb32012-07-05 17:21:46 +000062 &smc->cs[3].mode);
63
Wenyou Yang78f89762016-02-03 10:16:50 +080064 at91_periph_clk_enable(ATMEL_ID_PIOCD);
Bo Shen42aafb32012-07-05 17:21:46 +000065
66 /* Configure RDY/BSY */
67 at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
68 /* Enable NandFlash */
69 at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
70
Wenyou Yang4a92a3e2017-03-23 12:44:36 +080071 at91_pio3_set_a_periph(AT91_PIO_PORTD, 0, 1); /* NAND OE */
72 at91_pio3_set_a_periph(AT91_PIO_PORTD, 1, 1); /* NAND WE */
73 at91_pio3_set_a_periph(AT91_PIO_PORTD, 2, 1); /* NAND ALE */
74 at91_pio3_set_a_periph(AT91_PIO_PORTD, 3, 1); /* NAND CLE */
75 at91_pio3_set_a_periph(AT91_PIO_PORTD, 6, 1);
76 at91_pio3_set_a_periph(AT91_PIO_PORTD, 7, 1);
77 at91_pio3_set_a_periph(AT91_PIO_PORTD, 8, 1);
78 at91_pio3_set_a_periph(AT91_PIO_PORTD, 9, 1);
79 at91_pio3_set_a_periph(AT91_PIO_PORTD, 10, 1);
80 at91_pio3_set_a_periph(AT91_PIO_PORTD, 11, 1);
81 at91_pio3_set_a_periph(AT91_PIO_PORTD, 12, 1);
82 at91_pio3_set_a_periph(AT91_PIO_PORTD, 13, 1);
Bo Shen42aafb32012-07-05 17:21:46 +000083}
84#endif
Bo Shen42aafb32012-07-05 17:21:46 +000085
Wenyou Yangaa023532017-09-18 15:26:01 +080086#ifdef CONFIG_BOARD_LATE_INIT
87int board_late_init(void)
Bo Shen42aafb32012-07-05 17:21:46 +000088{
Wenyou Yangaa023532017-09-18 15:26:01 +080089#ifdef CONFIG_DM_VIDEO
90 at91_video_show_board_info();
91#endif
Eugen Hristev3232f9b2018-10-08 09:54:27 +030092 at91_prepare_cpu_var();
Wenyou Yangaa023532017-09-18 15:26:01 +080093 return 0;
Bo Shen42aafb32012-07-05 17:21:46 +000094}
Wenyou Yangaa023532017-09-18 15:26:01 +080095#endif
Bo Shen42aafb32012-07-05 17:21:46 +000096
Wenyou Yanga9606f02017-04-18 14:51:56 +080097#ifdef CONFIG_DEBUG_UART_BOARD_INIT
98void board_debug_uart_init(void)
Bo Shen42aafb32012-07-05 17:21:46 +000099{
100 at91_seriald_hw_init();
Wenyou Yanga9606f02017-04-18 14:51:56 +0800101}
102#endif
103
104#ifdef CONFIG_BOARD_EARLY_INIT_F
105int board_early_init_f(void)
106{
107#ifdef CONFIG_DEBUG_UART
108 debug_uart_init();
109#endif
Bo Shen42aafb32012-07-05 17:21:46 +0000110 return 0;
111}
Wenyou Yanga9606f02017-04-18 14:51:56 +0800112#endif
Bo Shen42aafb32012-07-05 17:21:46 +0000113
114int board_init(void)
115{
Tom Rini48157342017-01-25 20:42:35 -0500116 /* arch number of AT91SAM9X5EK-Board */
117 gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9X5EK;
118
Bo Shen42aafb32012-07-05 17:21:46 +0000119 /* adress of boot parameters */
120 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
121
122#ifdef CONFIG_CMD_NAND
123 at91sam9x5ek_nand_hw_init();
124#endif
125
Tom Riniceed5d22017-05-12 22:33:27 -0400126#if defined(CONFIG_USB_OHCI_NEW) || defined(CONFIG_USB_EHCI_HCD)
Richard Genoudb762a9c2012-11-29 23:18:32 +0000127 at91_uhp_hw_init();
128#endif
Bo Shen42aafb32012-07-05 17:21:46 +0000129 return 0;
130}
131
132int dram_init(void)
133{
134 gd->ram_size = get_ram_size((void *) CONFIG_SYS_SDRAM_BASE,
135 CONFIG_SYS_SDRAM_SIZE);
136 return 0;
137}
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800138
139#if defined(CONFIG_SPL_BUILD)
140#include <spl.h>
141#include <nand.h>
142
143void at91_spl_board_init(void)
144{
Wenyou Yange035ea72017-09-14 11:07:44 +0800145#ifdef CONFIG_SD_BOOT
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800146 at91_mci_hw_init();
Wenyou Yange035ea72017-09-14 11:07:44 +0800147#elif CONFIG_NAND_BOOT
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800148 at91sam9x5ek_nand_hw_init();
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800149#endif
150}
151
152#include <asm/arch/atmel_mpddrc.h>
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800153static void ddr2_conf(struct atmel_mpddrc_config *ddr2)
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800154{
155 ddr2->md = (ATMEL_MPDDRC_MD_DBW_16_BITS | ATMEL_MPDDRC_MD_DDR2_SDRAM);
156
157 ddr2->cr = (ATMEL_MPDDRC_CR_NC_COL_10 |
158 ATMEL_MPDDRC_CR_NR_ROW_13 |
159 ATMEL_MPDDRC_CR_CAS_DDR_CAS3 |
160 ATMEL_MPDDRC_CR_NB_8BANKS |
161 ATMEL_MPDDRC_CR_DECOD_INTERLEAVED);
162
163 ddr2->rtr = 0x411;
164
165 ddr2->tpr0 = (6 << ATMEL_MPDDRC_TPR0_TRAS_OFFSET |
166 2 << ATMEL_MPDDRC_TPR0_TRCD_OFFSET |
167 2 << ATMEL_MPDDRC_TPR0_TWR_OFFSET |
168 8 << ATMEL_MPDDRC_TPR0_TRC_OFFSET |
169 2 << ATMEL_MPDDRC_TPR0_TRP_OFFSET |
170 2 << ATMEL_MPDDRC_TPR0_TRRD_OFFSET |
171 2 << ATMEL_MPDDRC_TPR0_TWTR_OFFSET |
172 2 << ATMEL_MPDDRC_TPR0_TMRD_OFFSET);
173
174 ddr2->tpr1 = (2 << ATMEL_MPDDRC_TPR1_TXP_OFFSET |
175 200 << ATMEL_MPDDRC_TPR1_TXSRD_OFFSET |
176 19 << ATMEL_MPDDRC_TPR1_TXSNR_OFFSET |
177 18 << ATMEL_MPDDRC_TPR1_TRFC_OFFSET);
178
179 ddr2->tpr2 = (7 << ATMEL_MPDDRC_TPR2_TFAW_OFFSET |
180 2 << ATMEL_MPDDRC_TPR2_TRTP_OFFSET |
181 3 << ATMEL_MPDDRC_TPR2_TRPA_OFFSET |
182 7 << ATMEL_MPDDRC_TPR2_TXARDS_OFFSET |
183 2 << ATMEL_MPDDRC_TPR2_TXARD_OFFSET);
184}
185
186void mem_init(void)
187{
188 struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
189 struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
Wenyou Yangaa0a58d2016-02-01 18:12:15 +0800190 struct atmel_mpddrc_config ddr2;
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800191 unsigned long csa;
192
193 ddr2_conf(&ddr2);
194
195 /* enable DDR2 clock */
Erik van Luijkebaa8002015-08-13 15:43:20 +0200196 writel(AT91_PMC_DDR, &pmc->scer);
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800197
198 /* Chip select 1 is for DDR2/SDRAM */
199 csa = readl(&matrix->ebicsa);
200 csa |= AT91_MATRIX_EBI_CS1A_SDRAMC;
201 csa &= ~AT91_MATRIX_EBI_DBPU_OFF;
202 csa |= AT91_MATRIX_EBI_DBPD_OFF;
203 csa |= AT91_MATRIX_EBI_EBI_IOSR_NORMAL;
204 writel(csa, &matrix->ebicsa);
205
206 /* DDRAM2 Controller initialize */
Erik van Luijk59d780a2015-08-13 15:43:18 +0200207 ddr2_init(ATMEL_BASE_DDRSDRC, ATMEL_BASE_CS1, &ddr2);
Bo Shen9a3b1fe2015-03-27 14:23:35 +0800208}
209#endif