blob: e767573193ff4e1b7f03eebe9177772ab1ec490d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk9c53f402003-10-15 23:53:47 +00002/*
3 * (C) Copyright 2000-2002
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 *
6 * (C) Copyright 2002 (440 port)
7 * Scott McNutt, Artesyn Communication Producs, smcnutt@artsyncp.com
8 *
9 * (C) Copyright 2003 Motorola Inc. (MPC85xx port)
10 * Xianghua Xiao (X.Xiao@motorola.com)
wdenk9c53f402003-10-15 23:53:47 +000011 */
12
13#include <common.h>
Simon Glass9b61c7c2019-11-14 12:57:41 -070014#include <irq_func.h>
wdenk9c53f402003-10-15 23:53:47 +000015#include <watchdog.h>
16#include <command.h>
17#include <asm/processor.h>
Timur Tabic5abd7a2009-08-20 17:41:11 -050018#include <asm/io.h>
John Schmollera9cecd52011-03-10 16:09:26 -060019#ifdef CONFIG_POST
20#include <post.h>
21#endif
wdenk9c53f402003-10-15 23:53:47 +000022
Tom Rinice103982017-08-13 22:44:37 -040023void interrupt_init_cpu(unsigned *decrementer_count)
wdenk9c53f402003-10-15 23:53:47 +000024{
Kim Phillips2ecbfeb2010-08-09 18:39:57 -050025 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
wdenkf3da7cc2005-05-13 22:49:36 +000026
John Schmollera9cecd52011-03-10 16:09:26 -060027#ifdef CONFIG_POST
28 /*
29 * The POST word is stored in the PIC's TFRR register which gets
30 * cleared when the PIC is reset. Save it off so we can restore it
31 * later.
32 */
33 ulong post_word = post_word_load();
34#endif
35
Timur Tabic5abd7a2009-08-20 17:41:11 -050036 out_be32(&pic->gcr, MPC85xx_PICGCR_RST);
37 while (in_be32(&pic->gcr) & MPC85xx_PICGCR_RST)
Kumar Gala4f6280e2008-08-19 14:46:36 -050038 ;
Timur Tabic5abd7a2009-08-20 17:41:11 -050039 out_be32(&pic->gcr, MPC85xx_PICGCR_M);
40 in_be32(&pic->gcr);
Kumar Gala4f6280e2008-08-19 14:46:36 -050041
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042 *decrementer_count = get_tbclk() / CONFIG_SYS_HZ;
Kumar Gala4f6280e2008-08-19 14:46:36 -050043
44 /* PIE is same as DIE, dec interrupt enable */
Boschung, Rainer4728fcf2014-06-03 09:05:12 +020045 mtspr(SPRN_TCR, mfspr(SPRN_TCR) | TCR_PIE);
Andy Flemingf08233c2007-08-14 01:34:21 -050046
47#ifdef CONFIG_INTERRUPTS
Andy Fleming9ae360f2008-02-27 15:50:50 -060048 pic->iivpr1 = 0x810001; /* 50220 enable ecm interrupts */
Andrew Klossner7ddfafc2008-08-21 07:12:26 -070049 debug("iivpr1@%x = %x\n", (uint)&pic->iivpr1, pic->iivpr1);
Andy Flemingf08233c2007-08-14 01:34:21 -050050
51 pic->iivpr2 = 0x810002; /* 50240 enable ddr interrupts */
Andrew Klossner7ddfafc2008-08-21 07:12:26 -070052 debug("iivpr2@%x = %x\n", (uint)&pic->iivpr2, pic->iivpr2);
Andy Flemingf08233c2007-08-14 01:34:21 -050053
54 pic->iivpr3 = 0x810003; /* 50260 enable lbc interrupts */
Andrew Klossner7ddfafc2008-08-21 07:12:26 -070055 debug("iivpr3@%x = %x\n", (uint)&pic->iivpr3, pic->iivpr3);
Andy Flemingf08233c2007-08-14 01:34:21 -050056
57#ifdef CONFIG_PCI1
58 pic->iivpr8 = 0x810008; /* enable pci1 interrupts */
Andrew Klossner7ddfafc2008-08-21 07:12:26 -070059 debug("iivpr8@%x = %x\n", (uint)&pic->iivpr8, pic->iivpr8);
Andy Flemingf08233c2007-08-14 01:34:21 -050060#endif
61#if defined(CONFIG_PCI2) || defined(CONFIG_PCIE2)
62 pic->iivpr9 = 0x810009; /* enable pci1 interrupts */
Andrew Klossner7ddfafc2008-08-21 07:12:26 -070063 debug("iivpr9@%x = %x\n", (uint)&pic->iivpr9, pic->iivpr9);
Andy Flemingf08233c2007-08-14 01:34:21 -050064#endif
65#ifdef CONFIG_PCIE1
66 pic->iivpr10 = 0x81000a; /* enable pcie1 interrupts */
Andrew Klossner7ddfafc2008-08-21 07:12:26 -070067 debug("iivpr10@%x = %x\n", (uint)&pic->iivpr10, pic->iivpr10);
Andy Flemingf08233c2007-08-14 01:34:21 -050068#endif
69#ifdef CONFIG_PCIE3
70 pic->iivpr11 = 0x81000b; /* enable pcie3 interrupts */
Andrew Klossner7ddfafc2008-08-21 07:12:26 -070071 debug("iivpr11@%x = %x\n", (uint)&pic->iivpr11, pic->iivpr11);
Andy Flemingf08233c2007-08-14 01:34:21 -050072#endif
73
74 pic->ctpr=0; /* 40080 clear current task priority register */
75#endif
76
John Schmollera9cecd52011-03-10 16:09:26 -060077#ifdef CONFIG_POST
78 post_word_store(post_word);
79#endif
wdenk9c53f402003-10-15 23:53:47 +000080}
81
Kumar Gala4f6280e2008-08-19 14:46:36 -050082/* Install and free a interrupt handler. Not implemented yet. */
wdenk9c53f402003-10-15 23:53:47 +000083
84void
85irq_install_handler(int vec, interrupt_handler_t *handler, void *arg)
86{
87 return;
88}
89
90void
91irq_free_handler(int vec)
92{
93 return;
94}
95
Kumar Gala4f6280e2008-08-19 14:46:36 -050096void timer_interrupt_cpu(struct pt_regs *regs)
wdenk9c53f402003-10-15 23:53:47 +000097{
Kumar Gala4f6280e2008-08-19 14:46:36 -050098 /* PIS is same as DIS, dec interrupt status */
wdenkf3da7cc2005-05-13 22:49:36 +000099 mtspr(SPRN_TSR, TSR_PIS);
wdenk9c53f402003-10-15 23:53:47 +0000100}
101
Jon Loeliger526e5ce2007-07-09 19:06:00 -0500102#if defined(CONFIG_CMD_IRQ)
Kumar Gala4f6280e2008-08-19 14:46:36 -0500103/* irqinfo - print information about PCI devices,not implemented. */
Wolfgang Denk6262d0212010-06-28 22:00:46 +0200104int do_irqinfo(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
wdenk9c53f402003-10-15 23:53:47 +0000105{
wdenk9c53f402003-10-15 23:53:47 +0000106 return 0;
107}
Jon Loeliger526e5ce2007-07-09 19:06:00 -0500108#endif