blob: 659770e568aef23ec809752727961f0d4cbd8a3f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kumar Galafd83aa82008-07-25 13:31:05 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2008-2012 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05004 */
5
6#include <common.h>
7#include <command.h>
8#include <pci.h>
9#include <asm/processor.h>
10#include <asm/mmu.h>
Kumar Galaf81f89f2008-09-22 14:11:11 -050011#include <asm/cache.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050012#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050013#include <asm/fsl_pci.h>
York Sunf0626592013-09-30 09:22:09 -070014#include <fsl_ddr_sdram.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050015#include <asm/io.h>
Kumar Gala0edddd92010-04-20 10:21:12 -050016#include <asm/fsl_serdes.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050017#include <spd.h>
18#include <miiphy.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090019#include <linux/libfdt.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050020#include <spd_sdram.h>
21#include <fdt_support.h>
Andy Fleming422effd2011-04-08 02:10:54 -050022#include <fsl_mdio.h>
Jason Jin21181fd2008-10-10 11:41:00 +080023#include <tsec.h>
24#include <netdev.h>
Wolfgang Denk51068622009-01-28 09:25:31 +010025#include <sata.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050026
Jason Jin21181fd2008-10-10 11:41:00 +080027#include "../common/sgmii_riser.h"
Kumar Galafd83aa82008-07-25 13:31:05 -050028
Andy Fleming6843a6e2008-10-30 16:51:33 -050029int board_early_init_f (void)
30{
31#ifdef CONFIG_MMC
32 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
33
34 setbits_be32(&gur->pmuxcr,
Xie Xiaobo8f3933e2011-10-03 12:18:39 -070035 (MPC85xx_PMUXCR_SDHC_CD |
Andy Fleming6843a6e2008-10-30 16:51:33 -050036 MPC85xx_PMUXCR_SDHC_WP));
Xie Xiaobo0912b332011-10-03 12:18:40 -070037
38 /* The MPC8536DS board insert the SDHC_WP pin for erratum NMG_eSDHC118,
39 * however, this erratum only applies to MPC8536 Rev1.0.
40 * So set SDHC_WP to active-low when use MPC8536 Rev1.1 and greater.*/
41 if ((((SVR_MAJ(get_svr()) & 0x7) == 0x1) &&
42 (SVR_MIN(get_svr()) >= 0x1))
43 || (SVR_MAJ(get_svr() & 0x7) > 0x1))
44 setbits_be32(&gur->gencfgr, MPC85xx_GENCFGR_SDHC_WP_INV);
Andy Fleming6843a6e2008-10-30 16:51:33 -050045#endif
46 return 0;
47}
48
Kumar Galafd83aa82008-07-25 13:31:05 -050049int checkboard (void)
50{
Kumar Galae21db032009-07-14 22:42:01 -050051 u8 vboot;
52 u8 *pixis_base = (u8 *)PIXIS_BASE;
53
Timur Tabi56953ee2012-03-15 11:42:27 +000054 printf("Board: MPC8536DS Sys ID: 0x%02x, "
Kumar Galae21db032009-07-14 22:42:01 -050055 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
56 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
57 in_8(pixis_base + PIXIS_PVER));
58
59 vboot = in_8(pixis_base + PIXIS_VBOOT);
60 switch ((vboot & PIXIS_VBOOT_LBMAP) >> 5) {
61 case PIXIS_VBOOT_LBMAP_NOR0:
62 puts ("vBank: 0\n");
63 break;
64 case PIXIS_VBOOT_LBMAP_NOR1:
65 puts ("vBank: 1\n");
66 break;
67 case PIXIS_VBOOT_LBMAP_NOR2:
68 puts ("vBank: 2\n");
69 break;
70 case PIXIS_VBOOT_LBMAP_NOR3:
71 puts ("vBank: 3\n");
72 break;
73 case PIXIS_VBOOT_LBMAP_PJET:
74 puts ("Promjet\n");
75 break;
76 case PIXIS_VBOOT_LBMAP_NAND:
77 puts ("NAND\n");
78 break;
79 }
80
Kumar Galafd83aa82008-07-25 13:31:05 -050081 return 0;
82}
83
Kumar Galafd83aa82008-07-25 13:31:05 -050084#if !defined(CONFIG_SPD_EEPROM)
85/*
86 * Fixed sdram init -- doesn't use serial presence detect.
87 */
88
89phys_size_t fixed_sdram (void)
90{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
York Suna21803d2013-11-18 10:29:32 -080092 struct ccsr_ddr __iomem *ddr = &immap->im_ddr;
Kumar Galafd83aa82008-07-25 13:31:05 -050093 uint d_init;
94
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
96 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
Kumar Galafd83aa82008-07-25 13:31:05 -050097
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
99 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
100 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
101 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
102 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
103 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
104 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
105 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
106 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
107 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
Kumar Galafd83aa82008-07-25 13:31:05 -0500108
109#if defined (CONFIG_DDR_ECC)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110 ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
111 ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
112 ddr->err_sbe = CONFIG_SYS_DDR_SBE;
Kumar Galafd83aa82008-07-25 13:31:05 -0500113#endif
114 asm("sync;isync");
115
116 udelay(500);
117
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Kumar Galafd83aa82008-07-25 13:31:05 -0500119
120#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
121 d_init = 1;
122 debug("DDR - 1st controller: memory initializing\n");
123 /*
124 * Poll until memory is initialized.
125 * 512 Meg at 400 might hit this 200 times or so.
126 */
127 while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
128 udelay(1000);
129 }
130 debug("DDR: memory initialized\n\n");
131 asm("sync; isync");
132 udelay(500);
133#endif
134
135 return 512 * 1024 * 1024;
136}
137
138#endif
139
140#ifdef CONFIG_PCI1
141static struct pci_controller pci1_hose;
142#endif
143
Mingkai Hua83eab22009-10-28 10:49:31 +0800144#ifdef CONFIG_PCI
145void pci_init_board(void)
Kumar Galafd83aa82008-07-25 13:31:05 -0500146{
Mingkai Hua83eab22009-10-28 10:49:31 +0800147 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala06bea372010-12-17 15:14:54 -0600148 struct fsl_pci_info pci_info;
149 u32 devdisr, pordevsr;
Mingkai Hua83eab22009-10-28 10:49:31 +0800150 u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
Kumar Gala06bea372010-12-17 15:14:54 -0600151 int first_free_busno;
Mingkai Hua83eab22009-10-28 10:49:31 +0800152
Kumar Gala06bea372010-12-17 15:14:54 -0600153 first_free_busno = fsl_pcie_init_board(0);
Kumar Galafd83aa82008-07-25 13:31:05 -0500154
Kumar Gala06bea372010-12-17 15:14:54 -0600155#ifdef CONFIG_PCI1
Mingkai Hua83eab22009-10-28 10:49:31 +0800156 devdisr = in_be32(&gur->devdisr);
157 pordevsr = in_be32(&gur->pordevsr);
158 porpllsr = in_be32(&gur->porpllsr);
Kumar Galafd83aa82008-07-25 13:31:05 -0500159
Mingkai Hua83eab22009-10-28 10:49:31 +0800160 pci_speed = 66666000;
161 pci_32 = 1;
162 pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
163 pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
Kumar Galafd83aa82008-07-25 13:31:05 -0500164
Kumar Galafd83aa82008-07-25 13:31:05 -0500165 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
Kumar Gala06bea372010-12-17 15:14:54 -0600166 SET_STD_PCI_INFO(pci_info, 1);
167 set_next_law(pci_info.mem_phys,
168 law_size_bits(pci_info.mem_size), pci_info.law);
169 set_next_law(pci_info.io_phys,
170 law_size_bits(pci_info.io_size), pci_info.law);
171
172 pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
Peter Tyser2b91f712010-10-29 17:59:24 -0500173 printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
Kumar Galafd83aa82008-07-25 13:31:05 -0500174 (pci_32) ? 32 : 64,
175 (pci_speed == 33333000) ? "33" :
176 (pci_speed == 66666000) ? "66" : "unknown",
177 pci_clk_sel ? "sync" : "async",
178 pci_agent ? "agent" : "host",
179 pci_arb ? "arbiter" : "external-arbiter",
Kumar Gala06bea372010-12-17 15:14:54 -0600180 pci_info.regs);
Kumar Galac10a0c42008-10-21 08:28:33 -0500181
Kumar Gala06bea372010-12-17 15:14:54 -0600182 first_free_busno = fsl_pci_init_port(&pci_info,
Mingkai Hua83eab22009-10-28 10:49:31 +0800183 &pci1_hose, first_free_busno);
Kumar Galafd83aa82008-07-25 13:31:05 -0500184 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500185 printf("PCI: disabled\n");
Kumar Galafd83aa82008-07-25 13:31:05 -0500186 }
Mingkai Hua83eab22009-10-28 10:49:31 +0800187
188 puts("\n");
Kumar Galafd83aa82008-07-25 13:31:05 -0500189#else
Mingkai Hua83eab22009-10-28 10:49:31 +0800190 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Kumar Galafd83aa82008-07-25 13:31:05 -0500191#endif
192}
Mingkai Hua83eab22009-10-28 10:49:31 +0800193#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500194
Kumar Galafd83aa82008-07-25 13:31:05 -0500195int board_early_init_r(void)
196{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
York Sun220c3462014-06-24 21:16:20 -0700198 int flash_esel = find_tlb_idx((void *)flashbase, 1);
Kumar Galafd83aa82008-07-25 13:31:05 -0500199
200 /*
201 * Remap Boot flash + PROMJET region to caching-inhibited
202 * so that flash can be erased properly.
203 */
204
Kumar Galaf81f89f2008-09-22 14:11:11 -0500205 /* Flush d-cache and invalidate i-cache of any FLASH data */
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100206 flush_dcache();
207 invalidate_icache();
Kumar Galafd83aa82008-07-25 13:31:05 -0500208
York Sun220c3462014-06-24 21:16:20 -0700209 if (flash_esel == -1) {
210 /* very unlikely unless something is messed up */
211 puts("Error: Could not find TLB for FLASH BASE\n");
212 flash_esel = 1; /* give our best effort to continue */
213 } else {
214 /* invalidate existing TLB entry for flash + promjet */
215 disable_tlb(flash_esel);
216 }
Kumar Galafd83aa82008-07-25 13:31:05 -0500217
Kumar Gala4be8b572008-12-02 14:19:34 -0600218 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
Kumar Galafd83aa82008-07-25 13:31:05 -0500219 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
220 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
221
222 return 0;
223}
224
Jason Jin21181fd2008-10-10 11:41:00 +0800225int board_eth_init(bd_t *bis)
226{
227#ifdef CONFIG_TSEC_ENET
Andy Fleming422effd2011-04-08 02:10:54 -0500228 struct fsl_pq_mdio_info mdio_info;
Jason Jin21181fd2008-10-10 11:41:00 +0800229 struct tsec_info_struct tsec_info[2];
Jason Jin21181fd2008-10-10 11:41:00 +0800230 int num = 0;
Jason Jin21181fd2008-10-10 11:41:00 +0800231
232#ifdef CONFIG_TSEC1
233 SET_STD_TSEC_INFO(tsec_info[num], 1);
Kumar Galae6dc4842010-12-16 14:28:06 -0600234 if (is_serdes_configured(SGMII_TSEC1)) {
235 puts("eTSEC1 is in sgmii mode.\n");
Jason Jin21181fd2008-10-10 11:41:00 +0800236 tsec_info[num].phyaddr = 0;
237 tsec_info[num].flags |= TSEC_SGMII;
238 }
239 num++;
240#endif
241#ifdef CONFIG_TSEC3
242 SET_STD_TSEC_INFO(tsec_info[num], 3);
Kumar Galae6dc4842010-12-16 14:28:06 -0600243 if (is_serdes_configured(SGMII_TSEC3)) {
244 puts("eTSEC3 is in sgmii mode.\n");
Jason Jin21181fd2008-10-10 11:41:00 +0800245 tsec_info[num].phyaddr = 1;
246 tsec_info[num].flags |= TSEC_SGMII;
247 }
248 num++;
249#endif
250
251 if (!num) {
252 printf("No TSECs initialized\n");
253 return 0;
254 }
255
Andy Flemingacaccae2008-12-05 20:10:22 -0600256#ifdef CONFIG_FSL_SGMII_RISER
Kumar Galae6dc4842010-12-16 14:28:06 -0600257 if (is_serdes_configured(SGMII_TSEC1) ||
258 is_serdes_configured(SGMII_TSEC3)) {
Jason Jin21181fd2008-10-10 11:41:00 +0800259 fsl_sgmii_riser_init(tsec_info, num);
Kumar Galae6dc4842010-12-16 14:28:06 -0600260 }
Andy Flemingacaccae2008-12-05 20:10:22 -0600261#endif
Jason Jin21181fd2008-10-10 11:41:00 +0800262
Andy Fleming422effd2011-04-08 02:10:54 -0500263 mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
264 mdio_info.name = DEFAULT_MII_NAME;
265 fsl_pq_mdio_init(bis, &mdio_info);
266
Jason Jin21181fd2008-10-10 11:41:00 +0800267 tsec_eth_init(bis, tsec_info, num);
268#endif
269 return pci_eth_init(bis);
270}
271
Kumar Galafd83aa82008-07-25 13:31:05 -0500272#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glass2aec3cc2014-10-23 18:58:47 -0600273int ft_board_setup(void *blob, bd_t *bd)
Kumar Galac10a0c42008-10-21 08:28:33 -0500274{
Kumar Galafd83aa82008-07-25 13:31:05 -0500275 ft_cpu_setup(blob, bd);
276
Kumar Galad0f27d32010-07-08 22:37:44 -0500277 FT_FSL_PCI_SETUP;
278
Andy Flemingacaccae2008-12-05 20:10:22 -0600279#ifdef CONFIG_FSL_SGMII_RISER
280 fsl_sgmii_riser_fdt_fixup(blob);
281#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000282
283#ifdef CONFIG_HAS_FSL_MPH_USB
Sriram Dash9fd465c2016-09-16 17:12:15 +0530284 fsl_fdt_fixup_dr_usb(blob, bd);
ramneek mehresh3d339632012-04-18 19:39:53 +0000285#endif
286
Simon Glass2aec3cc2014-10-23 18:58:47 -0600287 return 0;
Kumar Galafd83aa82008-07-25 13:31:05 -0500288}
289#endif