blob: b292e1354187f0fa51df9e93dd88bea0c4ee00a0 [file] [log] [blame]
Kumar Galafd83aa82008-07-25 13:31:05 -05001/*
Kumar Gala0edddd92010-04-20 10:21:12 -05002 * Copyright 2008-2010 Freescale Semiconductor, Inc.
Kumar Galafd83aa82008-07-25 13:31:05 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <command.h>
25#include <pci.h>
26#include <asm/processor.h>
27#include <asm/mmu.h>
Kumar Galaf81f89f2008-09-22 14:11:11 -050028#include <asm/cache.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050029#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050030#include <asm/fsl_pci.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050031#include <asm/fsl_ddr_sdram.h>
32#include <asm/io.h>
Kumar Gala0edddd92010-04-20 10:21:12 -050033#include <asm/fsl_serdes.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050034#include <spd.h>
35#include <miiphy.h>
36#include <libfdt.h>
37#include <spd_sdram.h>
38#include <fdt_support.h>
Andy Fleming422effd2011-04-08 02:10:54 -050039#include <fsl_mdio.h>
Jason Jin21181fd2008-10-10 11:41:00 +080040#include <tsec.h>
41#include <netdev.h>
Wolfgang Denk51068622009-01-28 09:25:31 +010042#include <sata.h>
Kumar Galafd83aa82008-07-25 13:31:05 -050043
Jason Jin21181fd2008-10-10 11:41:00 +080044#include "../common/sgmii_riser.h"
Kumar Galafd83aa82008-07-25 13:31:05 -050045
Andy Fleming6843a6e2008-10-30 16:51:33 -050046int board_early_init_f (void)
47{
48#ifdef CONFIG_MMC
49 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
50
51 setbits_be32(&gur->pmuxcr,
52 (MPC85xx_PMUXCR_SD_DATA |
53 MPC85xx_PMUXCR_SDHC_CD |
54 MPC85xx_PMUXCR_SDHC_WP));
55
56#endif
57 return 0;
58}
59
Kumar Galafd83aa82008-07-25 13:31:05 -050060int checkboard (void)
61{
Kumar Galae21db032009-07-14 22:42:01 -050062 u8 vboot;
63 u8 *pixis_base = (u8 *)PIXIS_BASE;
64
65 puts("Board: MPC8536DS ");
66#ifdef CONFIG_PHYS_64BIT
67 puts("(36-bit addrmap) ");
68#endif
69
70 printf ("Sys ID: 0x%02x, "
71 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
72 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
73 in_8(pixis_base + PIXIS_PVER));
74
75 vboot = in_8(pixis_base + PIXIS_VBOOT);
76 switch ((vboot & PIXIS_VBOOT_LBMAP) >> 5) {
77 case PIXIS_VBOOT_LBMAP_NOR0:
78 puts ("vBank: 0\n");
79 break;
80 case PIXIS_VBOOT_LBMAP_NOR1:
81 puts ("vBank: 1\n");
82 break;
83 case PIXIS_VBOOT_LBMAP_NOR2:
84 puts ("vBank: 2\n");
85 break;
86 case PIXIS_VBOOT_LBMAP_NOR3:
87 puts ("vBank: 3\n");
88 break;
89 case PIXIS_VBOOT_LBMAP_PJET:
90 puts ("Promjet\n");
91 break;
92 case PIXIS_VBOOT_LBMAP_NAND:
93 puts ("NAND\n");
94 break;
95 }
96
Kumar Galafd83aa82008-07-25 13:31:05 -050097 return 0;
98}
99
Kumar Galafd83aa82008-07-25 13:31:05 -0500100#if !defined(CONFIG_SPD_EEPROM)
101/*
102 * Fixed sdram init -- doesn't use serial presence detect.
103 */
104
105phys_size_t fixed_sdram (void)
106{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Kumar Galafd83aa82008-07-25 13:31:05 -0500108 volatile ccsr_ddr_t *ddr= &immap->im_ddr;
109 uint d_init;
110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
112 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
Kumar Galafd83aa82008-07-25 13:31:05 -0500113
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
115 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
116 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
117 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
118 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
119 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
120 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
121 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
122 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
123 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
Kumar Galafd83aa82008-07-25 13:31:05 -0500124
125#if defined (CONFIG_DDR_ECC)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126 ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
127 ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
128 ddr->err_sbe = CONFIG_SYS_DDR_SBE;
Kumar Galafd83aa82008-07-25 13:31:05 -0500129#endif
130 asm("sync;isync");
131
132 udelay(500);
133
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
Kumar Galafd83aa82008-07-25 13:31:05 -0500135
136#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
137 d_init = 1;
138 debug("DDR - 1st controller: memory initializing\n");
139 /*
140 * Poll until memory is initialized.
141 * 512 Meg at 400 might hit this 200 times or so.
142 */
143 while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
144 udelay(1000);
145 }
146 debug("DDR: memory initialized\n\n");
147 asm("sync; isync");
148 udelay(500);
149#endif
150
151 return 512 * 1024 * 1024;
152}
153
154#endif
155
156#ifdef CONFIG_PCI1
157static struct pci_controller pci1_hose;
158#endif
159
Mingkai Hua83eab22009-10-28 10:49:31 +0800160#ifdef CONFIG_PCI
161void pci_init_board(void)
Kumar Galafd83aa82008-07-25 13:31:05 -0500162{
Mingkai Hua83eab22009-10-28 10:49:31 +0800163 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala06bea372010-12-17 15:14:54 -0600164 struct fsl_pci_info pci_info;
165 u32 devdisr, pordevsr;
Mingkai Hua83eab22009-10-28 10:49:31 +0800166 u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
Kumar Gala06bea372010-12-17 15:14:54 -0600167 int first_free_busno;
Mingkai Hua83eab22009-10-28 10:49:31 +0800168
Kumar Gala06bea372010-12-17 15:14:54 -0600169 first_free_busno = fsl_pcie_init_board(0);
Kumar Galafd83aa82008-07-25 13:31:05 -0500170
Kumar Gala06bea372010-12-17 15:14:54 -0600171#ifdef CONFIG_PCI1
Mingkai Hua83eab22009-10-28 10:49:31 +0800172 devdisr = in_be32(&gur->devdisr);
173 pordevsr = in_be32(&gur->pordevsr);
174 porpllsr = in_be32(&gur->porpllsr);
Kumar Galafd83aa82008-07-25 13:31:05 -0500175
Mingkai Hua83eab22009-10-28 10:49:31 +0800176 pci_speed = 66666000;
177 pci_32 = 1;
178 pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
179 pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
Kumar Galafd83aa82008-07-25 13:31:05 -0500180
Kumar Galafd83aa82008-07-25 13:31:05 -0500181 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
Kumar Gala06bea372010-12-17 15:14:54 -0600182 SET_STD_PCI_INFO(pci_info, 1);
183 set_next_law(pci_info.mem_phys,
184 law_size_bits(pci_info.mem_size), pci_info.law);
185 set_next_law(pci_info.io_phys,
186 law_size_bits(pci_info.io_size), pci_info.law);
187
188 pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
Peter Tyser2b91f712010-10-29 17:59:24 -0500189 printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
Kumar Galafd83aa82008-07-25 13:31:05 -0500190 (pci_32) ? 32 : 64,
191 (pci_speed == 33333000) ? "33" :
192 (pci_speed == 66666000) ? "66" : "unknown",
193 pci_clk_sel ? "sync" : "async",
194 pci_agent ? "agent" : "host",
195 pci_arb ? "arbiter" : "external-arbiter",
Kumar Gala06bea372010-12-17 15:14:54 -0600196 pci_info.regs);
Kumar Galac10a0c42008-10-21 08:28:33 -0500197
Kumar Gala06bea372010-12-17 15:14:54 -0600198 first_free_busno = fsl_pci_init_port(&pci_info,
Mingkai Hua83eab22009-10-28 10:49:31 +0800199 &pci1_hose, first_free_busno);
Kumar Galafd83aa82008-07-25 13:31:05 -0500200 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500201 printf("PCI: disabled\n");
Kumar Galafd83aa82008-07-25 13:31:05 -0500202 }
Mingkai Hua83eab22009-10-28 10:49:31 +0800203
204 puts("\n");
Kumar Galafd83aa82008-07-25 13:31:05 -0500205#else
Mingkai Hua83eab22009-10-28 10:49:31 +0800206 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Kumar Galafd83aa82008-07-25 13:31:05 -0500207#endif
208}
Mingkai Hua83eab22009-10-28 10:49:31 +0800209#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500210
Kumar Galafd83aa82008-07-25 13:31:05 -0500211int board_early_init_r(void)
212{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
Kumar Gala040e4182009-11-13 09:25:07 -0600214 const u8 flash_esel = find_tlb_idx((void *)flashbase, 1);
Kumar Galafd83aa82008-07-25 13:31:05 -0500215
216 /*
217 * Remap Boot flash + PROMJET region to caching-inhibited
218 * so that flash can be erased properly.
219 */
220
Kumar Galaf81f89f2008-09-22 14:11:11 -0500221 /* Flush d-cache and invalidate i-cache of any FLASH data */
Wolfgang Denk82f15f32008-11-02 16:14:22 +0100222 flush_dcache();
223 invalidate_icache();
Kumar Galafd83aa82008-07-25 13:31:05 -0500224
225 /* invalidate existing TLB entry for flash + promjet */
226 disable_tlb(flash_esel);
227
Kumar Gala4be8b572008-12-02 14:19:34 -0600228 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
Kumar Galafd83aa82008-07-25 13:31:05 -0500229 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
230 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
231
232 return 0;
233}
234
Jason Jin21181fd2008-10-10 11:41:00 +0800235int board_eth_init(bd_t *bis)
236{
237#ifdef CONFIG_TSEC_ENET
Andy Fleming422effd2011-04-08 02:10:54 -0500238 struct fsl_pq_mdio_info mdio_info;
Jason Jin21181fd2008-10-10 11:41:00 +0800239 struct tsec_info_struct tsec_info[2];
Jason Jin21181fd2008-10-10 11:41:00 +0800240 int num = 0;
Jason Jin21181fd2008-10-10 11:41:00 +0800241
242#ifdef CONFIG_TSEC1
243 SET_STD_TSEC_INFO(tsec_info[num], 1);
Kumar Galae6dc4842010-12-16 14:28:06 -0600244 if (is_serdes_configured(SGMII_TSEC1)) {
245 puts("eTSEC1 is in sgmii mode.\n");
Jason Jin21181fd2008-10-10 11:41:00 +0800246 tsec_info[num].phyaddr = 0;
247 tsec_info[num].flags |= TSEC_SGMII;
248 }
249 num++;
250#endif
251#ifdef CONFIG_TSEC3
252 SET_STD_TSEC_INFO(tsec_info[num], 3);
Kumar Galae6dc4842010-12-16 14:28:06 -0600253 if (is_serdes_configured(SGMII_TSEC3)) {
254 puts("eTSEC3 is in sgmii mode.\n");
Jason Jin21181fd2008-10-10 11:41:00 +0800255 tsec_info[num].phyaddr = 1;
256 tsec_info[num].flags |= TSEC_SGMII;
257 }
258 num++;
259#endif
260
261 if (!num) {
262 printf("No TSECs initialized\n");
263 return 0;
264 }
265
Andy Flemingacaccae2008-12-05 20:10:22 -0600266#ifdef CONFIG_FSL_SGMII_RISER
Kumar Galae6dc4842010-12-16 14:28:06 -0600267 if (is_serdes_configured(SGMII_TSEC1) ||
268 is_serdes_configured(SGMII_TSEC3)) {
Jason Jin21181fd2008-10-10 11:41:00 +0800269 fsl_sgmii_riser_init(tsec_info, num);
Kumar Galae6dc4842010-12-16 14:28:06 -0600270 }
Andy Flemingacaccae2008-12-05 20:10:22 -0600271#endif
Jason Jin21181fd2008-10-10 11:41:00 +0800272
Andy Fleming422effd2011-04-08 02:10:54 -0500273 mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
274 mdio_info.name = DEFAULT_MII_NAME;
275 fsl_pq_mdio_init(bis, &mdio_info);
276
Jason Jin21181fd2008-10-10 11:41:00 +0800277 tsec_eth_init(bis, tsec_info, num);
278#endif
279 return pci_eth_init(bis);
280}
281
Kumar Galafd83aa82008-07-25 13:31:05 -0500282#if defined(CONFIG_OF_BOARD_SETUP)
Kumar Galac10a0c42008-10-21 08:28:33 -0500283void ft_board_setup(void *blob, bd_t *bd)
284{
Kumar Galafd83aa82008-07-25 13:31:05 -0500285 ft_cpu_setup(blob, bd);
286
Kumar Galad0f27d32010-07-08 22:37:44 -0500287 FT_FSL_PCI_SETUP;
288
Andy Flemingacaccae2008-12-05 20:10:22 -0600289#ifdef CONFIG_FSL_SGMII_RISER
290 fsl_sgmii_riser_fdt_fixup(blob);
291#endif
Kumar Galafd83aa82008-07-25 13:31:05 -0500292}
293#endif