blob: 113e07ca883e2c488245a1a648387ebddf01458b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06002/*
3 * Configuation settings for the Freescale MCF5373 FireEngine board.
4 *
Alison Wange573de22012-03-25 19:18:14 +00005 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06006 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -06007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5373EVB_H
14#define _M5373EVB_H
15
Simon Glassfb64e362020-05-10 11:40:09 -060016#include <linux/stringify.h>
17
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060018/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060022
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060025
26#undef CONFIG_WATCHDOG
27#define CONFIG_WATCHDOG_TIMEOUT 3360 /* timeout in ms, max is 3.36 sec */
28
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020029#define CONFIG_SYS_UNIFY_CACHE
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060030
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060031#ifdef CONFIG_MCFFEC
TsiChung Liewb3162452008-03-30 01:22:13 -050032# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020033# define CONFIG_SYS_DISCOVER_PHY
34# define CONFIG_SYS_RX_ETH_BUFFER 8
35# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
37# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060038# define FECDUPLEX FULL
39# define FECSPEED _100BASET
40# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
42# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060043# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060045#endif
46
47#define CONFIG_MCFRTC
48#undef RTC_DEBUG
49
50/* Timer */
51#define CONFIG_MCFTMR
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060052
53/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020054#define CONFIG_SYS_I2C_FSL
55#define CONFIG_SYS_FSL_I2C_SPEED 80000
56#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
57#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060059
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060060#define CONFIG_UDP_CHECKSUM
61
62#ifdef CONFIG_MCFFEC
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060063# define CONFIG_IPADDR 192.162.1.2
64# define CONFIG_NETMASK 255.255.255.0
65# define CONFIG_SERVERIP 192.162.1.1
66# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060067#endif /* FEC_ENET */
68
Mario Six790d8442018-03-28 14:38:20 +020069#define CONFIG_HOSTNAME "M5373EVB"
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060070#define CONFIG_EXTRA_ENV_SETTINGS \
71 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020072 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060073 "u-boot=u-boot.bin\0" \
74 "load=tftp ${loadaddr) ${u-boot}\0" \
75 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080076 "prog=prot off 0 3ffff;" \
77 "era 0 3ffff;" \
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060078 "cp.b ${loadaddr} 0 ${filesize};" \
79 "save\0" \
80 ""
81
82#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060083
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_LOAD_ADDR 0x40010000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060085
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_CLK 80000000
87#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 3
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060088
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060090
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -060092
93/*
94 * Low Level Configuration Settings
95 * (address mappings, register initial values, etc.)
96 * You should know what you are doing if you make changes here.
97 */
98/*-----------------------------------------------------------------------
99 * Definitions for initial stack pointer and data area (in DPRAM)
100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200102#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200104#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600106
107/*-----------------------------------------------------------------------
108 * Start addresses for the final memory configuration
109 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600111 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_SDRAM_BASE 0x40000000
113#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
114#define CONFIG_SYS_SDRAM_CFG1 0x53722730
115#define CONFIG_SYS_SDRAM_CFG2 0x56670000
116#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
117#define CONFIG_SYS_SDRAM_EMOD 0x40010000
118#define CONFIG_SYS_SDRAM_MODE 0x018D0000
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
121#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
124#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600125
126/*
127 * For booting Linux, the board info and command line data
128 * have to be in the first 8 MB of memory, since this is
129 * the maximum mapped by the Linux kernel during initialization ??
130 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000132#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600133
134/*-----------------------------------------------------------------------
135 * FLASH organization
136 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
139# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
140# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
141# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600142#endif
143
Alison Wange573de22012-03-25 19:18:14 +0000144#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145# define CONFIG_SYS_MAX_NAND_DEVICE 1
146# define CONFIG_SYS_NAND_BASE CONFIG_SYS_CS2_BASE
147# define CONFIG_SYS_NAND_SIZE 1
148# define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600149# define NAND_ALLOW_ERASE_ALL 1
150# define CONFIG_JFFS2_NAND 1
151# define CONFIG_JFFS2_DEV "nand0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152# define CONFIG_JFFS2_PART_SIZE (CONFIG_SYS_CS2_MASK & ~1)
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600153# define CONFIG_JFFS2_PART_OFFSET 0x00000000
154#endif
155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600157
158/* Configuration for environment
159 * Environment is embedded in u-boot in the second sector of the flash
160 */
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600161
angelo@sysam.it6312a952015-03-29 22:54:16 +0200162#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600163 . = DEFINED(env_offset) ? env_offset : .; \
164 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200165
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600166/*-----------------------------------------------------------------------
167 * Cache Configuration
168 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600170
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600171#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200172 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600173#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200174 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600175#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINVA)
176#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
177 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
178 CF_ACR_EN | CF_ACR_SM_ALL)
179#define CONFIG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \
180 CF_CACR_DCM_P)
181
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600182/*-----------------------------------------------------------------------
183 * Chipselect bank definitions
184 */
185/*
186 * CS0 - NOR Flash 1, 2, 4, or 8MB
187 * CS1 - CompactFlash and registers
188 * CS2 - NAND Flash 16, 32, or 64MB
189 * CS3 - Available
190 * CS4 - Available
191 * CS5 - Available
192 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_CS0_BASE 0
194#define CONFIG_SYS_CS0_MASK 0x007f0001
195#define CONFIG_SYS_CS0_CTRL 0x00001fa0
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600196
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_CS1_BASE 0x10000000
198#define CONFIG_SYS_CS1_MASK 0x001f0001
199#define CONFIG_SYS_CS1_CTRL 0x002A3780
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600200
Alison Wange573de22012-03-25 19:18:14 +0000201#ifdef CONFIG_NANDFLASH_SIZE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_CS2_BASE 0x20000000
Alison Wange573de22012-03-25 19:18:14 +0000203#define CONFIG_SYS_CS2_MASK ((CONFIG_NANDFLASH_SIZE << 20) | 1)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_CS2_CTRL 0x00001f60
TsiChungLiew6f8a0a32008-01-14 17:23:08 -0600205#endif
206
207#endif /* _M5373EVB_H */