blob: c9d20102f1ad5bd2cb829239edbf2c2d8e569764 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liewb354aef2009-06-12 11:29:00 +00002/*
3 * Configuation settings for the Freescale MCF5208EVBe.
4 *
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liewb354aef2009-06-12 11:29:00 +00007 */
8
9#ifndef _M5208EVBE_H
10#define _M5208EVBE_H
11
12/*
13 * High Level Configuration Options
14 * (easy to change)
15 */
TsiChung Liewb354aef2009-06-12 11:29:00 +000016#define CONFIG_MCFUART
17#define CONFIG_SYS_UART_PORT (0)
TsiChung Liewb354aef2009-06-12 11:29:00 +000018
19#undef CONFIG_WATCHDOG
20#define CONFIG_WATCHDOG_TIMEOUT 5000
21
TsiChung Liewb354aef2009-06-12 11:29:00 +000022#ifdef CONFIG_MCFFEC
TsiChung Liewb354aef2009-06-12 11:29:00 +000023# define CONFIG_MII_INIT 1
24# define CONFIG_SYS_DISCOVER_PHY
25# define CONFIG_SYS_RX_ETH_BUFFER 8
26# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
27# define CONFIG_HAS_ETH1
TsiChung Liewb354aef2009-06-12 11:29:00 +000028/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
29# ifndef CONFIG_SYS_DISCOVER_PHY
30# define FECDUPLEX FULL
31# define FECSPEED _100BASET
32# else
33# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
34# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
35# endif
36# endif /* CONFIG_SYS_DISCOVER_PHY */
37#endif
38
39/* Timer */
40#define CONFIG_MCFTMR
TsiChung Liewb354aef2009-06-12 11:29:00 +000041
42/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020043#define CONFIG_SYS_I2C_FSL
44#define CONFIG_SYS_FSL_I2C_SPEED 80000
45#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
46#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewb354aef2009-06-12 11:29:00 +000047#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
48
TsiChung Liewb354aef2009-06-12 11:29:00 +000049#define CONFIG_UDP_CHECKSUM
50
51#ifdef CONFIG_MCFFEC
TsiChung Liewb354aef2009-06-12 11:29:00 +000052# define CONFIG_IPADDR 192.162.1.2
53# define CONFIG_NETMASK 255.255.255.0
54# define CONFIG_SERVERIP 192.162.1.1
55# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liewb354aef2009-06-12 11:29:00 +000056#endif /* CONFIG_MCFFEC */
57
Mario Six790d8442018-03-28 14:38:20 +020058#define CONFIG_HOSTNAME "M5208EVBe"
TsiChung Liewb354aef2009-06-12 11:29:00 +000059#define CONFIG_EXTRA_ENV_SETTINGS \
60 "netdev=eth0\0" \
61 "loadaddr=40010000\0" \
62 "u-boot=u-boot.bin\0" \
63 "load=tftp ${loadaddr) ${u-boot}\0" \
64 "upd=run load; run prog\0" \
65 "prog=prot off 0 3ffff;" \
66 "era 0 3ffff;" \
67 "cp.b ${loadaddr} 0 ${filesize};" \
68 "save\0" \
69 ""
70
71#define CONFIG_PRAM 512 /* 512 KB */
TsiChung Liewb354aef2009-06-12 11:29:00 +000072
TsiChung Liewb354aef2009-06-12 11:29:00 +000073#define CONFIG_SYS_LOAD_ADDR 0x40010000
74
TsiChung Liewb354aef2009-06-12 11:29:00 +000075#define CONFIG_SYS_CLK 166666666 /* CPU Core Clock */
76#define CONFIG_SYS_PLL_ODR 0x36
77#define CONFIG_SYS_PLL_FDR 0x7D
78
79#define CONFIG_SYS_MBAR 0xFC000000
80
81/*
82 * Low Level Configuration Settings
83 * (address mappings, register initial values, etc.)
84 * You should know what you are doing if you make changes here.
85 */
86/* Definitions for initial stack pointer and data area (in DPRAM) */
87#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020088#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in internal SRAM */
TsiChung Liewb354aef2009-06-12 11:29:00 +000089#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +020090#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
TsiChung Liewb354aef2009-06-12 11:29:00 +000091#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
92
93/*
94 * Start addresses for the final memory configuration
95 * (Set up by the startup code)
96 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
97 */
98#define CONFIG_SYS_SDRAM_BASE 0x40000000
TsiChung Liewf6f4ec92010-03-10 18:50:22 -060099#define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */
TsiChung Liewb354aef2009-06-12 11:29:00 +0000100#define CONFIG_SYS_SDRAM_CFG1 0x43711630
101#define CONFIG_SYS_SDRAM_CFG2 0x56670000
102#define CONFIG_SYS_SDRAM_CTRL 0xE1002000
103#define CONFIG_SYS_SDRAM_EMOD 0x80010000
104#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
105
TsiChung Liewb354aef2009-06-12 11:29:00 +0000106#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
107#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
108
109#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
110#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
111
112/*
113 * For booting Linux, the board info and command line data
114 * have to be in the first 8 MB of memory, since this is
115 * the maximum mapped by the Linux kernel during initialization ??
116 */
117#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
118#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
119
120/* FLASH organization */
TsiChung Liewb354aef2009-06-12 11:29:00 +0000121#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liewb354aef2009-06-12 11:29:00 +0000122# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
123# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
124# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
125# define CONFIG_SYS_MAX_FLASH_SECT 254 /* max number of sectors on one chip */
TsiChung Liewb354aef2009-06-12 11:29:00 +0000126#endif
127
128#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
129
130/*
131 * Configuration for environment
132 * Environment is embedded in u-boot in the second sector of the flash
133 */
TsiChung Liewb354aef2009-06-12 11:29:00 +0000134
angelo@sysam.it6312a952015-03-29 22:54:16 +0200135#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600136 . = DEFINED(env_offset) ? env_offset : .; \
137 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +0200138
TsiChung Liewb354aef2009-06-12 11:29:00 +0000139/* Cache Configuration */
140#define CONFIG_SYS_CACHELINE_SIZE 16
141
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600142#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200143 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600144#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200145 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600146#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
147#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
148 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
149 CF_ACR_EN | CF_ACR_SM_ALL)
150#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
151 CF_CACR_DISD | CF_CACR_INVI | \
152 CF_CACR_CEIB | CF_CACR_DCM | \
153 CF_CACR_EUSP)
154
TsiChung Liewb354aef2009-06-12 11:29:00 +0000155/* Chipselect bank definitions */
156/*
157 * CS0 - NOR Flash
158 * CS1 - Available
159 * CS2 - Available
160 * CS3 - Available
161 * CS4 - Available
162 * CS5 - Available
163 */
164#define CONFIG_SYS_CS0_BASE 0
165#define CONFIG_SYS_CS0_MASK 0x007F0001
166#define CONFIG_SYS_CS0_CTRL 0x00001FA0
167
168#endif /* _M5208EVBE_H */