Simon Glass | 8fbf992 | 2019-01-21 14:53:36 -0700 | [diff] [blame] | 1 | CONFIG_ARM=y |
| 2 | CONFIG_ARCH_ROCKCHIP=y |
| 3 | CONFIG_SYS_TEXT_BASE=0x00200000 |
| 4 | CONFIG_SPL_GPIO_SUPPORT=y |
| 5 | CONFIG_SPL_LIBCOMMON_SUPPORT=y |
| 6 | CONFIG_SPL_LIBGENERIC_SUPPORT=y |
| 7 | CONFIG_SYS_MALLOC_F_LEN=0x4000 |
| 8 | CONFIG_ROCKCHIP_RK3399=y |
| 9 | CONFIG_ROCKCHIP_BOOT_MODE_REG=0 |
| 10 | CONFIG_ROCKCHIP_SPL_RESERVE_IRAM=0x4000 |
| 11 | # CONFIG_SPL_MMC_SUPPORT is not set |
| 12 | CONFIG_TARGET_CHROMEBOOK_BOB=y |
| 13 | CONFIG_DEBUG_UART_BASE=0xff1a0000 |
| 14 | CONFIG_DEBUG_UART_CLOCK=24000000 |
| 15 | CONFIG_SPL_STACK_R_ADDR=0x80000 |
| 16 | CONFIG_SPL_SPI_FLASH_SUPPORT=y |
| 17 | CONFIG_SPL_SPI_SUPPORT=y |
| 18 | CONFIG_DEBUG_UART=y |
| 19 | CONFIG_NR_DRAM_BANKS=1 |
| 20 | CONFIG_FIT=y |
| 21 | CONFIG_SPL_LOAD_FIT=y |
| 22 | CONFIG_SPL_FIT_GENERATOR="arch/arm/mach-rockchip/make_fit_atf.py" |
| 23 | CONFIG_LOG_DEFAULT_LEVEL=7 |
| 24 | CONFIG_DEFAULT_FDT_FILE="rockchip/rk3399-gru-bob.dtb" |
| 25 | # CONFIG_DISPLAY_CPUINFO is not set |
| 26 | CONFIG_DISPLAY_BOARDINFO_LATE=y |
| 27 | CONFIG_SPL_STACK_R=y |
| 28 | CONFIG_SPL_STACK_R_MALLOC_SIMPLE_LEN=0x4000 |
| 29 | CONFIG_SPL_SPI_LOAD=y |
| 30 | CONFIG_SPL_ATF=y |
| 31 | CONFIG_SPL_ATF_NO_PLATFORM_PARAM=y |
| 32 | CONFIG_CMD_BOOTZ=y |
| 33 | CONFIG_CMD_GPIO=y |
| 34 | CONFIG_CMD_GPT=y |
| 35 | CONFIG_CMD_I2C=y |
| 36 | CONFIG_CMD_MMC=y |
| 37 | CONFIG_CMD_SF=y |
| 38 | CONFIG_CMD_SF_TEST=y |
| 39 | CONFIG_CMD_SPI=y |
| 40 | CONFIG_CMD_USB=y |
| 41 | # CONFIG_CMD_SETEXPR is not set |
| 42 | CONFIG_CMD_TIME=y |
| 43 | CONFIG_CMD_PMIC=y |
| 44 | CONFIG_CMD_REGULATOR=y |
| 45 | CONFIG_CMD_LOG=y |
| 46 | CONFIG_SPL_OF_CONTROL=y |
| 47 | CONFIG_DEFAULT_DEVICE_TREE="rk3399-gru-bob" |
| 48 | CONFIG_OF_SPL_REMOVE_PROPS="pinctrl-0 pinctrl-names clock-names interrupt-parent assigned-clocks assigned-clock-rates assigned-clock-parents" |
| 49 | CONFIG_ENV_IS_IN_MMC=y |
| 50 | CONFIG_REGMAP=y |
| 51 | CONFIG_SPL_REGMAP=y |
| 52 | CONFIG_SYSCON=y |
| 53 | CONFIG_SPL_SYSCON=y |
| 54 | CONFIG_CLK=y |
| 55 | CONFIG_SPL_CLK=y |
| 56 | CONFIG_ROCKCHIP_GPIO=y |
| 57 | CONFIG_I2C_CROS_EC_TUNNEL=y |
| 58 | CONFIG_SYS_I2C_ROCKCHIP=y |
| 59 | CONFIG_I2C_MUX=y |
| 60 | CONFIG_DM_KEYBOARD=y |
| 61 | CONFIG_CROS_EC_KEYB=y |
| 62 | CONFIG_CROS_EC=y |
| 63 | CONFIG_CROS_EC_SPI=y |
| 64 | CONFIG_PWRSEQ=y |
| 65 | CONFIG_MMC_DW=y |
| 66 | CONFIG_MMC_DW_ROCKCHIP=y |
| 67 | CONFIG_MMC_SDHCI=y |
| 68 | CONFIG_MMC_SDHCI_ROCKCHIP=y |
| 69 | CONFIG_SPI_FLASH=y |
| 70 | CONFIG_SPI_FLASH_GIGADEVICE=y |
| 71 | CONFIG_DM_ETH=y |
| 72 | CONFIG_ETH_DESIGNWARE=y |
| 73 | CONFIG_GMAC_ROCKCHIP=y |
| 74 | CONFIG_PINCTRL=y |
| 75 | CONFIG_SPL_PINCTRL=y |
| 76 | CONFIG_DM_PMIC=y |
| 77 | CONFIG_PMIC_RK8XX=y |
| 78 | CONFIG_REGULATOR_PWM=y |
| 79 | CONFIG_DM_REGULATOR_FIXED=y |
| 80 | CONFIG_REGULATOR_RK8XX=y |
| 81 | CONFIG_PWM_ROCKCHIP=y |
| 82 | CONFIG_RAM=y |
| 83 | CONFIG_SPL_RAM=y |
| 84 | CONFIG_DEBUG_UART_SHIFT=2 |
| 85 | CONFIG_ROCKCHIP_SPI=y |
| 86 | CONFIG_SYSRESET=y |
| 87 | CONFIG_USB=y |
| 88 | CONFIG_USB_XHCI_HCD=y |
| 89 | CONFIG_USB_XHCI_DWC3=y |
| 90 | CONFIG_USB_EHCI_HCD=y |
| 91 | CONFIG_USB_EHCI_GENERIC=y |
| 92 | CONFIG_USB_HOST_ETHER=y |
| 93 | CONFIG_USB_ETHER_ASIX=y |
| 94 | CONFIG_USB_ETHER_ASIX88179=y |
| 95 | CONFIG_USB_ETHER_MCS7830=y |
| 96 | CONFIG_USB_ETHER_RTL8152=y |
| 97 | CONFIG_USB_ETHER_SMSC95XX=y |
| 98 | CONFIG_USE_TINY_PRINTF=y |
| 99 | CONFIG_CMD_DHRYSTONE=y |
| 100 | CONFIG_ERRNO_STR=y |