wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001-2002 |
| 3 | * Wolfgang Denk, DENX Software Engineering -- wd@denx.de |
| 4 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /************************************************************************/ |
| 9 | /* ** HEADER FILES */ |
| 10 | /************************************************************************/ |
| 11 | |
wdenk | dccbda0 | 2003-07-14 22:13:32 +0000 | [diff] [blame] | 12 | /* #define DEBUG */ |
| 13 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 14 | #include <config.h> |
| 15 | #include <common.h> |
wdenk | 0811ded | 2004-06-25 23:35:58 +0000 | [diff] [blame] | 16 | #include <command.h> |
wdenk | 541a76d | 2003-05-03 15:50:43 +0000 | [diff] [blame] | 17 | #include <watchdog.h> |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 18 | #include <version.h> |
| 19 | #include <stdarg.h> |
| 20 | #include <lcdvideo.h> |
| 21 | #include <linux/types.h> |
Jean-Christophe PLAGNIOL-VILLARD | 2a7a031 | 2009-05-16 12:14:54 +0200 | [diff] [blame] | 22 | #include <stdio_dev.h> |
wdenk | c08f158 | 2003-04-27 22:52:51 +0000 | [diff] [blame] | 23 | #if defined(CONFIG_POST) |
| 24 | #include <post.h> |
| 25 | #endif |
wdenk | 4e112c1 | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 26 | #include <lcd.h> |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 27 | |
| 28 | #ifdef CONFIG_LCD |
| 29 | |
| 30 | /************************************************************************/ |
| 31 | /* ** CONFIG STUFF -- should be moved to board config file */ |
| 32 | /************************************************************************/ |
wdenk | 2b9d186 | 2005-07-04 00:03:16 +0000 | [diff] [blame] | 33 | #ifndef CONFIG_LCD_INFO |
| 34 | #define CONFIG_LCD_INFO /* Display Logo, (C) and system info */ |
| 35 | #endif |
wdenk | 2dad91b | 2003-01-13 23:54:46 +0000 | [diff] [blame] | 36 | |
Masahiro Yamada | a6f5758 | 2014-06-20 13:54:56 +0900 | [diff] [blame^] | 37 | #if defined(CONFIG_EDT32F10) |
wdenk | 2dad91b | 2003-01-13 23:54:46 +0000 | [diff] [blame] | 38 | #undef CONFIG_LCD_LOGO |
wdenk | 2b9d186 | 2005-07-04 00:03:16 +0000 | [diff] [blame] | 39 | #undef CONFIG_LCD_INFO |
wdenk | 2dad91b | 2003-01-13 23:54:46 +0000 | [diff] [blame] | 40 | #endif |
| 41 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 42 | /*----------------------------------------------------------------------*/ |
| 43 | #ifdef CONFIG_KYOCERA_KCS057QV1AJ |
| 44 | /* |
| 45 | * Kyocera KCS057QV1AJ-G23. Passive, color, single scan. |
| 46 | */ |
| 47 | #define LCD_BPP LCD_COLOR4 |
| 48 | |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 49 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 50 | 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 51 | LCD_BPP, 1, 0, 1, 0, 5, 0, 0, 0 |
| 52 | /* wbl, vpw, lcdac, wbf */ |
| 53 | }; |
| 54 | #endif /* CONFIG_KYOCERA_KCS057QV1AJ */ |
| 55 | /*----------------------------------------------------------------------*/ |
| 56 | |
| 57 | /*----------------------------------------------------------------------*/ |
wdenk | 4e112c1 | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 58 | #ifdef CONFIG_HITACHI_SP19X001_Z1A |
| 59 | /* |
| 60 | * Hitachi SP19X001-. Active, color, single scan. |
| 61 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 62 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 63 | 640, 480, 154, 116, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, |
wdenk | 4e112c1 | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 64 | LCD_COLOR8, 1, 0, 1, 0, 0, 0, 0, 0 |
| 65 | /* wbl, vpw, lcdac, wbf */ |
| 66 | }; |
| 67 | #endif /* CONFIG_HITACHI_SP19X001_Z1A */ |
| 68 | /*----------------------------------------------------------------------*/ |
| 69 | |
| 70 | /*----------------------------------------------------------------------*/ |
wdenk | c0d54ae | 2003-11-25 16:55:19 +0000 | [diff] [blame] | 71 | #ifdef CONFIG_NEC_NL6448AC33 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 72 | /* |
wdenk | c0d54ae | 2003-11-25 16:55:19 +0000 | [diff] [blame] | 73 | * NEC NL6448AC33-18. Active, color, single scan. |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 74 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 75 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 76 | 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH, |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 77 | 3, 0, 0, 1, 1, 144, 2, 0, 33 |
| 78 | /* wbl, vpw, lcdac, wbf */ |
| 79 | }; |
wdenk | c0d54ae | 2003-11-25 16:55:19 +0000 | [diff] [blame] | 80 | #endif /* CONFIG_NEC_NL6448AC33 */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 81 | /*----------------------------------------------------------------------*/ |
| 82 | |
wdenk | c0d54ae | 2003-11-25 16:55:19 +0000 | [diff] [blame] | 83 | #ifdef CONFIG_NEC_NL6448BC20 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 84 | /* |
wdenk | c0d54ae | 2003-11-25 16:55:19 +0000 | [diff] [blame] | 85 | * NEC NL6448BC20-08. 6.5", 640x480. Active, color, single scan. |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 86 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 87 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 88 | 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH, |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 89 | 3, 0, 0, 1, 1, 144, 2, 0, 33 |
| 90 | /* wbl, vpw, lcdac, wbf */ |
| 91 | }; |
wdenk | c0d54ae | 2003-11-25 16:55:19 +0000 | [diff] [blame] | 92 | #endif /* CONFIG_NEC_NL6448BC20 */ |
| 93 | /*----------------------------------------------------------------------*/ |
| 94 | |
| 95 | #ifdef CONFIG_NEC_NL6448BC33_54 |
| 96 | /* |
| 97 | * NEC NL6448BC33-54. 10.4", 640x480. Active, color, single scan. |
| 98 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 99 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | 640, 480, 212, 158, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH, |
wdenk | c0d54ae | 2003-11-25 16:55:19 +0000 | [diff] [blame] | 101 | 3, 0, 0, 1, 1, 144, 2, 0, 33 |
| 102 | /* wbl, vpw, lcdac, wbf */ |
| 103 | }; |
| 104 | #endif /* CONFIG_NEC_NL6448BC33_54 */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 105 | /*----------------------------------------------------------------------*/ |
| 106 | |
| 107 | #ifdef CONFIG_SHARP_LQ104V7DS01 |
| 108 | /* |
| 109 | * SHARP LQ104V7DS01. 6.5", 640x480. Active, color, single scan. |
| 110 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 111 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 112 | 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_LOW, |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 113 | 3, 0, 0, 1, 1, 25, 1, 0, 33 |
| 114 | /* wbl, vpw, lcdac, wbf */ |
| 115 | }; |
| 116 | #endif /* CONFIG_SHARP_LQ104V7DS01 */ |
| 117 | /*----------------------------------------------------------------------*/ |
| 118 | |
| 119 | #ifdef CONFIG_SHARP_16x9 |
| 120 | /* |
| 121 | * Sharp 320x240. Active, color, single scan. It isn't 16x9, and I am |
| 122 | * not sure what it is....... |
| 123 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 124 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 126 | 3, 0, 0, 1, 1, 15, 4, 0, 3 |
| 127 | }; |
| 128 | #endif /* CONFIG_SHARP_16x9 */ |
| 129 | /*----------------------------------------------------------------------*/ |
| 130 | |
| 131 | #ifdef CONFIG_SHARP_LQ057Q3DC02 |
| 132 | /* |
| 133 | * Sharp LQ057Q3DC02 display. Active, color, single scan. |
| 134 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 135 | #undef LCD_DF |
wdenk | 3f9ab98 | 2003-04-12 23:38:12 +0000 | [diff] [blame] | 136 | #define LCD_DF 12 |
| 137 | |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 138 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH, |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 140 | 3, 0, 0, 1, 1, 15, 4, 0, 3 |
| 141 | /* wbl, vpw, lcdac, wbf */ |
| 142 | }; |
wdenk | 2b9d186 | 2005-07-04 00:03:16 +0000 | [diff] [blame] | 143 | #define CONFIG_LCD_INFO_BELOW_LOGO |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 144 | #endif /* CONFIG_SHARP_LQ057Q3DC02 */ |
| 145 | /*----------------------------------------------------------------------*/ |
| 146 | |
| 147 | #ifdef CONFIG_SHARP_LQ64D341 |
| 148 | /* |
| 149 | * Sharp LQ64D341 display, 640x480. Active, color, single scan. |
| 150 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 151 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | 640, 480, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH, |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 153 | 3, 0, 0, 1, 1, 128, 16, 0, 32 |
| 154 | /* wbl, vpw, lcdac, wbf */ |
| 155 | }; |
| 156 | #endif /* CONFIG_SHARP_LQ64D341 */ |
wdenk | 2dad91b | 2003-01-13 23:54:46 +0000 | [diff] [blame] | 157 | |
dzu | fae2d81 | 2003-09-25 22:30:12 +0000 | [diff] [blame] | 158 | #ifdef CONFIG_SHARP_LQ065T9DR51U |
| 159 | /* |
| 160 | * Sharp LQ065T9DR51U display, 400x240. Active, color, single scan. |
| 161 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 162 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 163 | 400, 240, 143, 79, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, |
dzu | fae2d81 | 2003-09-25 22:30:12 +0000 | [diff] [blame] | 164 | 3, 0, 0, 1, 1, 248, 4, 0, 35 |
| 165 | /* wbl, vpw, lcdac, wbf */ |
| 166 | }; |
wdenk | 2b9d186 | 2005-07-04 00:03:16 +0000 | [diff] [blame] | 167 | #define CONFIG_LCD_INFO_BELOW_LOGO |
dzu | fae2d81 | 2003-09-25 22:30:12 +0000 | [diff] [blame] | 168 | #endif /* CONFIG_SHARP_LQ065T9DR51U */ |
| 169 | |
wdenk | 2dad91b | 2003-01-13 23:54:46 +0000 | [diff] [blame] | 170 | #ifdef CONFIG_SHARP_LQ084V1DG21 |
| 171 | /* |
| 172 | * Sharp LQ084V1DG21 display, 640x480. Active, color, single scan. |
| 173 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 174 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | 640, 480, 171, 129, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_LOW, |
wdenk | 2dad91b | 2003-01-13 23:54:46 +0000 | [diff] [blame] | 176 | 3, 0, 0, 1, 1, 160, 3, 0, 48 |
| 177 | /* wbl, vpw, lcdac, wbf */ |
| 178 | }; |
| 179 | #endif /* CONFIG_SHARP_LQ084V1DG21 */ |
| 180 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 181 | /*----------------------------------------------------------------------*/ |
| 182 | |
| 183 | #ifdef CONFIG_HLD1045 |
| 184 | /* |
| 185 | * HLD1045 display, 640x480. Active, color, single scan. |
| 186 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 187 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | 640, 480, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH, |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 189 | 3, 0, 0, 1, 1, 160, 3, 0, 48 |
| 190 | /* wbl, vpw, lcdac, wbf */ |
| 191 | }; |
| 192 | #endif /* CONFIG_HLD1045 */ |
| 193 | /*----------------------------------------------------------------------*/ |
| 194 | |
| 195 | #ifdef CONFIG_PRIMEVIEW_V16C6448AC |
| 196 | /* |
| 197 | * Prime View V16C6448AC |
| 198 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 199 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | 640, 480, 130, 98, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH, |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 201 | 3, 0, 0, 1, 1, 144, 2, 0, 35 |
| 202 | /* wbl, vpw, lcdac, wbf */ |
| 203 | }; |
| 204 | #endif /* CONFIG_PRIMEVIEW_V16C6448AC */ |
| 205 | |
| 206 | /*----------------------------------------------------------------------*/ |
| 207 | |
| 208 | #ifdef CONFIG_OPTREX_BW |
| 209 | /* |
| 210 | * Optrex CBL50840-2 NF-FW 99 22 M5 |
| 211 | * or |
| 212 | * Hitachi LMG6912RPFC-00T |
| 213 | * or |
| 214 | * Hitachi SP14Q002 |
| 215 | * |
| 216 | * 320x240. Black & white. |
| 217 | */ |
| 218 | #define OPTREX_BPP 0 /* 0 - monochrome, 1 bpp */ |
| 219 | /* 1 - 4 grey levels, 2 bpp */ |
| 220 | /* 2 - 16 grey levels, 4 bpp */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 221 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 222 | 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 223 | OPTREX_BPP, 0, 0, 0, 0, 0, 0, 0, 0, 4 |
| 224 | }; |
| 225 | #endif /* CONFIG_OPTREX_BW */ |
| 226 | |
| 227 | /*-----------------------------------------------------------------*/ |
| 228 | #ifdef CONFIG_EDT32F10 |
| 229 | /* |
| 230 | * Emerging Display Technologies 320x240. Passive, monochrome, single scan. |
| 231 | */ |
| 232 | #define LCD_BPP LCD_MONOCHROME |
wdenk | 3f9ab98 | 2003-04-12 23:38:12 +0000 | [diff] [blame] | 233 | #define LCD_DF 10 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 234 | |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 235 | vidinfo_t panel_info = { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, |
wdenk | 3f9ab98 | 2003-04-12 23:38:12 +0000 | [diff] [blame] | 237 | LCD_BPP, 0, 0, 0, 0, 33, 0, 0, 0 |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 238 | }; |
| 239 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 240 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 241 | /************************************************************************/ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 242 | /* ----------------- chipset specific functions ----------------------- */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 243 | /************************************************************************/ |
| 244 | |
| 245 | /* |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 246 | * Calculate fb size for VIDEOLFB_ATAG. |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 247 | */ |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 248 | ulong calc_fbsize (void) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 249 | { |
| 250 | ulong size; |
| 251 | int line_length = (panel_info.vl_col * NBITS (panel_info.vl_bpix)) / 8; |
| 252 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 253 | size = line_length * panel_info.vl_row; |
| 254 | |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 255 | return size; |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 256 | } |
| 257 | |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 258 | void lcd_ctrl_init (void *lcdbase) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 259 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 260 | volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR; |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 261 | volatile lcd823_t *lcdp = &immr->im_lcd; |
| 262 | |
| 263 | uint lccrtmp; |
wdenk | 4e112c1 | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 264 | uint lchcr_hpc_tmp; |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 265 | |
| 266 | /* Initialize the LCD control register according to the LCD |
| 267 | * parameters defined. We do everything here but enable |
| 268 | * the controller. |
| 269 | */ |
| 270 | |
| 271 | lccrtmp = LCDBIT (LCCR_BNUM_BIT, |
| 272 | (((panel_info.vl_row * panel_info.vl_col) * (1 << LCD_BPP)) / 128)); |
| 273 | |
| 274 | lccrtmp |= LCDBIT (LCCR_CLKP_BIT, panel_info.vl_clkp) | |
| 275 | LCDBIT (LCCR_OEP_BIT, panel_info.vl_oep) | |
| 276 | LCDBIT (LCCR_HSP_BIT, panel_info.vl_hsp) | |
| 277 | LCDBIT (LCCR_VSP_BIT, panel_info.vl_vsp) | |
| 278 | LCDBIT (LCCR_DP_BIT, panel_info.vl_dp) | |
| 279 | LCDBIT (LCCR_BPIX_BIT, panel_info.vl_bpix) | |
| 280 | LCDBIT (LCCR_LBW_BIT, panel_info.vl_lbw) | |
| 281 | LCDBIT (LCCR_SPLT_BIT, panel_info.vl_splt) | |
| 282 | LCDBIT (LCCR_CLOR_BIT, panel_info.vl_clor) | |
| 283 | LCDBIT (LCCR_TFT_BIT, panel_info.vl_tft); |
| 284 | |
| 285 | #if 0 |
| 286 | lccrtmp |= ((SIU_LEVEL5 / 2) << 12); |
| 287 | lccrtmp |= LCCR_EIEN; |
| 288 | #endif |
| 289 | |
| 290 | lcdp->lcd_lccr = lccrtmp; |
| 291 | lcdp->lcd_lcsr = 0xFF; /* Clear pending interrupts */ |
| 292 | |
| 293 | /* Initialize LCD controller bus priorities. |
| 294 | */ |
| 295 | immr->im_siu_conf.sc_sdcr &= ~0x0f; /* RAID = LAID = 0 */ |
| 296 | |
| 297 | /* set SHFT/CLOCK division factor 4 |
| 298 | * This needs to be set based upon display type and processor |
| 299 | * speed. The TFT displays run about 20 to 30 MHz. |
| 300 | * I was running 64 MHz processor speed. |
| 301 | * The value for this divider must be chosen so the result is |
| 302 | * an integer of the processor speed (i.e., divide by 3 with |
| 303 | * 64 MHz would be bad). |
| 304 | */ |
| 305 | immr->im_clkrst.car_sccr &= ~0x1F; |
| 306 | immr->im_clkrst.car_sccr |= LCD_DF; /* was 8 */ |
| 307 | |
Masahiro Yamada | 54c5d93 | 2014-06-20 13:54:53 +0900 | [diff] [blame] | 308 | #if !defined(CONFIG_EDT32F10) |
wdenk | 4e112c1 | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 309 | /* Enable LCD on port D. |
| 310 | */ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 311 | immr->im_ioport.iop_pdpar |= 0x1FFF; |
| 312 | immr->im_ioport.iop_pddir |= 0x1FFF; |
| 313 | |
| 314 | /* Enable LCD_A/B/C on port B. |
| 315 | */ |
| 316 | immr->im_cpm.cp_pbpar |= 0x00005001; |
| 317 | immr->im_cpm.cp_pbdir |= 0x00005001; |
| 318 | #else |
| 319 | /* Enable LCD on port D. |
| 320 | */ |
| 321 | immr->im_ioport.iop_pdpar |= 0x1DFF; |
| 322 | immr->im_ioport.iop_pdpar &= ~0x0200; |
| 323 | immr->im_ioport.iop_pddir |= 0x1FFF; |
| 324 | immr->im_ioport.iop_pddat |= 0x0200; |
| 325 | #endif |
| 326 | |
| 327 | /* Load the physical address of the linear frame buffer |
| 328 | * into the LCD controller. |
| 329 | * BIG NOTE: This has to be modified to load A and B depending |
| 330 | * upon the split mode of the LCD. |
| 331 | */ |
Jeroen Hofstee | 881c4ec | 2013-01-22 10:44:12 +0000 | [diff] [blame] | 332 | lcdp->lcd_lcfaa = (ulong)lcdbase; |
| 333 | lcdp->lcd_lcfba = (ulong)lcdbase; |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 334 | |
| 335 | /* MORE HACKS...This must be updated according to 823 manual |
| 336 | * for different panels. |
wdenk | 4e112c1 | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 337 | * Udi Finkelstein - done - see below: |
| 338 | * Note: You better not try unsupported combinations such as |
| 339 | * 4-bit wide passive dual scan LCD at 4/8 Bit color. |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 340 | */ |
wdenk | 4e112c1 | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 341 | lchcr_hpc_tmp = |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 342 | (panel_info.vl_col * |
wdenk | 4e112c1 | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 343 | (panel_info.vl_tft ? 8 : |
| 344 | (((2 - panel_info.vl_lbw) << /* 4 bit=2, 8-bit = 1 */ |
| 345 | /* use << to mult by: single scan = 1, dual scan = 2 */ |
| 346 | panel_info.vl_splt) * |
| 347 | (panel_info.vl_bpix | 1)))) >> 3; /* 2/4 BPP = 1, 8/16 BPP = 3 */ |
| 348 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 349 | lcdp->lcd_lchcr = LCHCR_BO | |
| 350 | LCDBIT (LCHCR_AT_BIT, 4) | |
wdenk | 4e112c1 | 2003-06-03 23:54:09 +0000 | [diff] [blame] | 351 | LCDBIT (LCHCR_HPC_BIT, lchcr_hpc_tmp) | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 352 | panel_info.vl_wbl; |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 353 | |
| 354 | lcdp->lcd_lcvcr = LCDBIT (LCVCR_VPW_BIT, panel_info.vl_vpw) | |
| 355 | LCDBIT (LCVCR_LCD_AC_BIT, panel_info.vl_lcdac) | |
| 356 | LCDBIT (LCVCR_VPC_BIT, panel_info.vl_row) | |
| 357 | panel_info.vl_wbf; |
| 358 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 359 | } |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 360 | |
| 361 | /*----------------------------------------------------------------------*/ |
| 362 | |
| 363 | #if LCD_BPP == LCD_COLOR8 |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 364 | void |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 365 | lcd_setcolreg (ushort regno, ushort red, ushort green, ushort blue) |
| 366 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 367 | volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR; |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 368 | volatile cpm8xx_t *cp = &(immr->im_cpm); |
| 369 | unsigned short colreg, *cmap_ptr; |
| 370 | |
| 371 | cmap_ptr = (unsigned short *)&cp->lcd_cmap[regno * 2]; |
| 372 | |
| 373 | colreg = ((red & 0x0F) << 8) | |
| 374 | ((green & 0x0F) << 4) | |
| 375 | (blue & 0x0F) ; |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 376 | #ifdef CONFIG_SYS_INVERT_COLORS |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 377 | colreg ^= 0x0FFF; |
| 378 | #endif |
| 379 | *cmap_ptr = colreg; |
| 380 | |
| 381 | debug ("setcolreg: reg %2d @ %p: R=%02X G=%02X B=%02X => %02X%02X\n", |
| 382 | regno, &(cp->lcd_cmap[regno * 2]), |
| 383 | red, green, blue, |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 384 | cp->lcd_cmap[ regno * 2 ], cp->lcd_cmap[(regno * 2) + 1]); |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 385 | } |
| 386 | #endif /* LCD_COLOR8 */ |
| 387 | |
| 388 | /*----------------------------------------------------------------------*/ |
| 389 | |
| 390 | #if LCD_BPP == LCD_MONOCHROME |
| 391 | static |
| 392 | void lcd_initcolregs (void) |
| 393 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 394 | volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR; |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 395 | volatile cpm8xx_t *cp = &(immr->im_cpm); |
| 396 | ushort regno; |
| 397 | |
| 398 | for (regno = 0; regno < 16; regno++) { |
| 399 | cp->lcd_cmap[regno * 2] = 0; |
| 400 | cp->lcd_cmap[(regno * 2) + 1] = regno & 0x0f; |
| 401 | } |
| 402 | } |
| 403 | #endif |
| 404 | |
| 405 | /*----------------------------------------------------------------------*/ |
| 406 | |
wdenk | 9ca7bbc | 2004-10-09 23:25:58 +0000 | [diff] [blame] | 407 | void lcd_enable (void) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 408 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 409 | volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR; |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 410 | volatile lcd823_t *lcdp = &immr->im_lcd; |
| 411 | |
| 412 | /* Enable the LCD panel */ |
| 413 | immr->im_siu_conf.sc_sdcr |= (1 << (31 - 25)); /* LAM = 1 */ |
| 414 | lcdp->lcd_lccr |= LCCR_PON; |
wdenk | 2dad91b | 2003-01-13 23:54:46 +0000 | [diff] [blame] | 415 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 416 | #if defined(CONFIG_LWMON) |
| 417 | { uchar c = pic_read (0x60); |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 418 | #if defined(CONFIG_LCD) && defined(CONFIG_LWMON) && (CONFIG_POST & CONFIG_SYS_POST_SYSMON) |
wdenk | 18bd81e | 2004-03-17 01:13:07 +0000 | [diff] [blame] | 419 | /* Enable LCD later in sysmon test, only if temperature is OK */ |
wdenk | c08f158 | 2003-04-27 22:52:51 +0000 | [diff] [blame] | 420 | #else |
wdenk | 57b2d80 | 2003-06-27 21:31:46 +0000 | [diff] [blame] | 421 | c |= 0x07; /* Power on CCFL, Enable CCFL, Chip Enable LCD */ |
wdenk | c08f158 | 2003-04-27 22:52:51 +0000 | [diff] [blame] | 422 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 423 | pic_write (0x60, c); |
| 424 | } |
wdenk | 3f9ab98 | 2003-04-12 23:38:12 +0000 | [diff] [blame] | 425 | #endif /* CONFIG_LWMON */ |
| 426 | |
| 427 | #if defined(CONFIG_R360MPI) |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 428 | { |
wdenk | 3f9ab98 | 2003-04-12 23:38:12 +0000 | [diff] [blame] | 429 | extern void r360_i2c_lcd_write (uchar data0, uchar data1); |
wdenk | 1901121 | 2003-07-16 16:40:22 +0000 | [diff] [blame] | 430 | unsigned long bgi, ctr; |
| 431 | char *p; |
| 432 | |
| 433 | if ((p = getenv("lcdbgi")) != NULL) { |
| 434 | bgi = simple_strtoul (p, 0, 10) & 0xFFF; |
| 435 | } else { |
| 436 | bgi = 0xFFF; |
| 437 | } |
| 438 | |
| 439 | if ((p = getenv("lcdctr")) != NULL) { |
| 440 | ctr = simple_strtoul (p, 0, 10) & 0xFFF; |
| 441 | } else { |
| 442 | ctr=0x7FF; |
| 443 | } |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 444 | |
wdenk | 3f9ab98 | 2003-04-12 23:38:12 +0000 | [diff] [blame] | 445 | r360_i2c_lcd_write(0x10, 0x01); |
| 446 | r360_i2c_lcd_write(0x20, 0x01); |
wdenk | 1901121 | 2003-07-16 16:40:22 +0000 | [diff] [blame] | 447 | r360_i2c_lcd_write(0x30 | ((bgi>>8) & 0xF), bgi & 0xFF); |
| 448 | r360_i2c_lcd_write(0x40 | ((ctr>>8) & 0xF), ctr & 0xFF); |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 449 | } |
wdenk | 3f9ab98 | 2003-04-12 23:38:12 +0000 | [diff] [blame] | 450 | #endif /* CONFIG_R360MPI */ |
wdenk | dccbda0 | 2003-07-14 22:13:32 +0000 | [diff] [blame] | 451 | #ifdef CONFIG_RRVISION |
| 452 | debug ("PC4->Output(1): enable LVDS\n"); |
| 453 | debug ("PC5->Output(0): disable PAL clock\n"); |
| 454 | immr->im_ioport.iop_pddir |= 0x1000; |
| 455 | immr->im_ioport.iop_pcpar &= ~(0x0C00); |
| 456 | immr->im_ioport.iop_pcdir |= 0x0C00 ; |
| 457 | immr->im_ioport.iop_pcdat |= 0x0800 ; |
| 458 | immr->im_ioport.iop_pcdat &= ~(0x0400); |
| 459 | debug ("PDPAR=0x%04X PDDIR=0x%04X PDDAT=0x%04X\n", |
| 460 | immr->im_ioport.iop_pdpar, |
| 461 | immr->im_ioport.iop_pddir, |
| 462 | immr->im_ioport.iop_pddat); |
| 463 | debug ("PCPAR=0x%04X PCDIR=0x%04X PCDAT=0x%04X\n", |
| 464 | immr->im_ioport.iop_pcpar, |
| 465 | immr->im_ioport.iop_pcdir, |
| 466 | immr->im_ioport.iop_pcdat); |
| 467 | #endif |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 468 | } |
wdenk | 92bbe3f | 2003-04-20 14:04:18 +0000 | [diff] [blame] | 469 | |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 470 | /************************************************************************/ |
| 471 | |
| 472 | #endif /* CONFIG_LCD */ |