blob: 2bc3ceb418bdf3c12aae70b280ea723777608502 [file] [log] [blame]
wdenk5b1d7132002-11-03 00:07:02 +00001/*
2 * (C) Copyright 2001-2002
3 * Wolfgang Denk, DENX Software Engineering -- wd@denx.de
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk5b1d7132002-11-03 00:07:02 +00006 */
7
8/************************************************************************/
9/* ** HEADER FILES */
10/************************************************************************/
11
wdenkdccbda02003-07-14 22:13:32 +000012/* #define DEBUG */
13
wdenk5b1d7132002-11-03 00:07:02 +000014#include <config.h>
15#include <common.h>
wdenk0811ded2004-06-25 23:35:58 +000016#include <command.h>
wdenk541a76d2003-05-03 15:50:43 +000017#include <watchdog.h>
wdenk5b1d7132002-11-03 00:07:02 +000018#include <version.h>
19#include <stdarg.h>
20#include <lcdvideo.h>
21#include <linux/types.h>
Jean-Christophe PLAGNIOL-VILLARD2a7a0312009-05-16 12:14:54 +020022#include <stdio_dev.h>
wdenkc08f1582003-04-27 22:52:51 +000023#if defined(CONFIG_POST)
24#include <post.h>
25#endif
wdenk4e112c12003-06-03 23:54:09 +000026#include <lcd.h>
wdenk5b1d7132002-11-03 00:07:02 +000027
28#ifdef CONFIG_LCD
29
30/************************************************************************/
31/* ** CONFIG STUFF -- should be moved to board config file */
32/************************************************************************/
wdenk2b9d1862005-07-04 00:03:16 +000033#ifndef CONFIG_LCD_INFO
34#define CONFIG_LCD_INFO /* Display Logo, (C) and system info */
35#endif
wdenk2dad91b2003-01-13 23:54:46 +000036
Masahiro Yamadaa6f57582014-06-20 13:54:56 +090037#if defined(CONFIG_EDT32F10)
wdenk2dad91b2003-01-13 23:54:46 +000038#undef CONFIG_LCD_LOGO
wdenk2b9d1862005-07-04 00:03:16 +000039#undef CONFIG_LCD_INFO
wdenk2dad91b2003-01-13 23:54:46 +000040#endif
41
wdenk5b1d7132002-11-03 00:07:02 +000042/*----------------------------------------------------------------------*/
43#ifdef CONFIG_KYOCERA_KCS057QV1AJ
44/*
45 * Kyocera KCS057QV1AJ-G23. Passive, color, single scan.
46 */
47#define LCD_BPP LCD_COLOR4
48
wdenk9ca7bbc2004-10-09 23:25:58 +000049vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +000051 LCD_BPP, 1, 0, 1, 0, 5, 0, 0, 0
52 /* wbl, vpw, lcdac, wbf */
53};
54#endif /* CONFIG_KYOCERA_KCS057QV1AJ */
55/*----------------------------------------------------------------------*/
56
57/*----------------------------------------------------------------------*/
wdenk4e112c12003-06-03 23:54:09 +000058#ifdef CONFIG_HITACHI_SP19X001_Z1A
59/*
60 * Hitachi SP19X001-. Active, color, single scan.
61 */
wdenk9ca7bbc2004-10-09 23:25:58 +000062vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063 640, 480, 154, 116, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH,
wdenk4e112c12003-06-03 23:54:09 +000064 LCD_COLOR8, 1, 0, 1, 0, 0, 0, 0, 0
65 /* wbl, vpw, lcdac, wbf */
66};
67#endif /* CONFIG_HITACHI_SP19X001_Z1A */
68/*----------------------------------------------------------------------*/
69
70/*----------------------------------------------------------------------*/
wdenkc0d54ae2003-11-25 16:55:19 +000071#ifdef CONFIG_NEC_NL6448AC33
wdenk5b1d7132002-11-03 00:07:02 +000072/*
wdenkc0d54ae2003-11-25 16:55:19 +000073 * NEC NL6448AC33-18. Active, color, single scan.
wdenk5b1d7132002-11-03 00:07:02 +000074 */
wdenk9ca7bbc2004-10-09 23:25:58 +000075vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +000077 3, 0, 0, 1, 1, 144, 2, 0, 33
78 /* wbl, vpw, lcdac, wbf */
79};
wdenkc0d54ae2003-11-25 16:55:19 +000080#endif /* CONFIG_NEC_NL6448AC33 */
wdenk5b1d7132002-11-03 00:07:02 +000081/*----------------------------------------------------------------------*/
82
wdenkc0d54ae2003-11-25 16:55:19 +000083#ifdef CONFIG_NEC_NL6448BC20
wdenk5b1d7132002-11-03 00:07:02 +000084/*
wdenkc0d54ae2003-11-25 16:55:19 +000085 * NEC NL6448BC20-08. 6.5", 640x480. Active, color, single scan.
wdenk5b1d7132002-11-03 00:07:02 +000086 */
wdenk9ca7bbc2004-10-09 23:25:58 +000087vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +000089 3, 0, 0, 1, 1, 144, 2, 0, 33
90 /* wbl, vpw, lcdac, wbf */
91};
wdenkc0d54ae2003-11-25 16:55:19 +000092#endif /* CONFIG_NEC_NL6448BC20 */
93/*----------------------------------------------------------------------*/
94
95#ifdef CONFIG_NEC_NL6448BC33_54
96/*
97 * NEC NL6448BC33-54. 10.4", 640x480. Active, color, single scan.
98 */
wdenk9ca7bbc2004-10-09 23:25:58 +000099vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100 640, 480, 212, 158, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenkc0d54ae2003-11-25 16:55:19 +0000101 3, 0, 0, 1, 1, 144, 2, 0, 33
102 /* wbl, vpw, lcdac, wbf */
103};
104#endif /* CONFIG_NEC_NL6448BC33_54 */
wdenk5b1d7132002-11-03 00:07:02 +0000105/*----------------------------------------------------------------------*/
106
107#ifdef CONFIG_SHARP_LQ104V7DS01
108/*
109 * SHARP LQ104V7DS01. 6.5", 640x480. Active, color, single scan.
110 */
wdenk9ca7bbc2004-10-09 23:25:58 +0000111vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112 640, 480, 132, 99, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_LOW,
wdenk5b1d7132002-11-03 00:07:02 +0000113 3, 0, 0, 1, 1, 25, 1, 0, 33
114 /* wbl, vpw, lcdac, wbf */
115};
116#endif /* CONFIG_SHARP_LQ104V7DS01 */
117/*----------------------------------------------------------------------*/
118
119#ifdef CONFIG_SHARP_16x9
120/*
121 * Sharp 320x240. Active, color, single scan. It isn't 16x9, and I am
122 * not sure what it is.......
123 */
wdenk9ca7bbc2004-10-09 23:25:58 +0000124vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +0000126 3, 0, 0, 1, 1, 15, 4, 0, 3
127};
128#endif /* CONFIG_SHARP_16x9 */
129/*----------------------------------------------------------------------*/
130
131#ifdef CONFIG_SHARP_LQ057Q3DC02
132/*
133 * Sharp LQ057Q3DC02 display. Active, color, single scan.
134 */
wdenk9ca7bbc2004-10-09 23:25:58 +0000135#undef LCD_DF
wdenk3f9ab982003-04-12 23:38:12 +0000136#define LCD_DF 12
137
wdenk9ca7bbc2004-10-09 23:25:58 +0000138vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +0000140 3, 0, 0, 1, 1, 15, 4, 0, 3
141 /* wbl, vpw, lcdac, wbf */
142};
wdenk2b9d1862005-07-04 00:03:16 +0000143#define CONFIG_LCD_INFO_BELOW_LOGO
wdenk5b1d7132002-11-03 00:07:02 +0000144#endif /* CONFIG_SHARP_LQ057Q3DC02 */
145/*----------------------------------------------------------------------*/
146
147#ifdef CONFIG_SHARP_LQ64D341
148/*
149 * Sharp LQ64D341 display, 640x480. Active, color, single scan.
150 */
wdenk9ca7bbc2004-10-09 23:25:58 +0000151vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152 640, 480, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +0000153 3, 0, 0, 1, 1, 128, 16, 0, 32
154 /* wbl, vpw, lcdac, wbf */
155};
156#endif /* CONFIG_SHARP_LQ64D341 */
wdenk2dad91b2003-01-13 23:54:46 +0000157
dzufae2d812003-09-25 22:30:12 +0000158#ifdef CONFIG_SHARP_LQ065T9DR51U
159/*
160 * Sharp LQ065T9DR51U display, 400x240. Active, color, single scan.
161 */
wdenk9ca7bbc2004-10-09 23:25:58 +0000162vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163 400, 240, 143, 79, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH,
dzufae2d812003-09-25 22:30:12 +0000164 3, 0, 0, 1, 1, 248, 4, 0, 35
165 /* wbl, vpw, lcdac, wbf */
166};
wdenk2b9d1862005-07-04 00:03:16 +0000167#define CONFIG_LCD_INFO_BELOW_LOGO
dzufae2d812003-09-25 22:30:12 +0000168#endif /* CONFIG_SHARP_LQ065T9DR51U */
169
wdenk2dad91b2003-01-13 23:54:46 +0000170#ifdef CONFIG_SHARP_LQ084V1DG21
171/*
172 * Sharp LQ084V1DG21 display, 640x480. Active, color, single scan.
173 */
wdenk9ca7bbc2004-10-09 23:25:58 +0000174vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175 640, 480, 171, 129, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_LOW,
wdenk2dad91b2003-01-13 23:54:46 +0000176 3, 0, 0, 1, 1, 160, 3, 0, 48
177 /* wbl, vpw, lcdac, wbf */
178};
179#endif /* CONFIG_SHARP_LQ084V1DG21 */
180
wdenk5b1d7132002-11-03 00:07:02 +0000181/*----------------------------------------------------------------------*/
182
183#ifdef CONFIG_HLD1045
184/*
185 * HLD1045 display, 640x480. Active, color, single scan.
186 */
wdenk9ca7bbc2004-10-09 23:25:58 +0000187vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188 640, 480, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +0000189 3, 0, 0, 1, 1, 160, 3, 0, 48
190 /* wbl, vpw, lcdac, wbf */
191};
192#endif /* CONFIG_HLD1045 */
193/*----------------------------------------------------------------------*/
194
195#ifdef CONFIG_PRIMEVIEW_V16C6448AC
196/*
197 * Prime View V16C6448AC
198 */
wdenk9ca7bbc2004-10-09 23:25:58 +0000199vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200 640, 480, 130, 98, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW, CONFIG_SYS_LOW, CONFIG_SYS_HIGH,
wdenk5b1d7132002-11-03 00:07:02 +0000201 3, 0, 0, 1, 1, 144, 2, 0, 35
202 /* wbl, vpw, lcdac, wbf */
203};
204#endif /* CONFIG_PRIMEVIEW_V16C6448AC */
205
206/*----------------------------------------------------------------------*/
207
208#ifdef CONFIG_OPTREX_BW
209/*
210 * Optrex CBL50840-2 NF-FW 99 22 M5
211 * or
212 * Hitachi LMG6912RPFC-00T
213 * or
214 * Hitachi SP14Q002
215 *
216 * 320x240. Black & white.
217 */
218#define OPTREX_BPP 0 /* 0 - monochrome, 1 bpp */
219 /* 1 - 4 grey levels, 2 bpp */
220 /* 2 - 16 grey levels, 4 bpp */
wdenk9ca7bbc2004-10-09 23:25:58 +0000221vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW,
wdenk5b1d7132002-11-03 00:07:02 +0000223 OPTREX_BPP, 0, 0, 0, 0, 0, 0, 0, 0, 4
224};
225#endif /* CONFIG_OPTREX_BW */
226
227/*-----------------------------------------------------------------*/
228#ifdef CONFIG_EDT32F10
229/*
230 * Emerging Display Technologies 320x240. Passive, monochrome, single scan.
231 */
232#define LCD_BPP LCD_MONOCHROME
wdenk3f9ab982003-04-12 23:38:12 +0000233#define LCD_DF 10
wdenk5b1d7132002-11-03 00:07:02 +0000234
wdenk9ca7bbc2004-10-09 23:25:58 +0000235vidinfo_t panel_info = {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236 320, 240, 0, 0, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_HIGH, CONFIG_SYS_LOW,
wdenk3f9ab982003-04-12 23:38:12 +0000237 LCD_BPP, 0, 0, 0, 0, 33, 0, 0, 0
wdenk5b1d7132002-11-03 00:07:02 +0000238};
239#endif
wdenk5b1d7132002-11-03 00:07:02 +0000240
wdenk5b1d7132002-11-03 00:07:02 +0000241/************************************************************************/
wdenk9ca7bbc2004-10-09 23:25:58 +0000242/* ----------------- chipset specific functions ----------------------- */
wdenk5b1d7132002-11-03 00:07:02 +0000243/************************************************************************/
244
245/*
wdenk9ca7bbc2004-10-09 23:25:58 +0000246 * Calculate fb size for VIDEOLFB_ATAG.
wdenk5b1d7132002-11-03 00:07:02 +0000247 */
wdenk9ca7bbc2004-10-09 23:25:58 +0000248ulong calc_fbsize (void)
wdenk5b1d7132002-11-03 00:07:02 +0000249{
250 ulong size;
251 int line_length = (panel_info.vl_col * NBITS (panel_info.vl_bpix)) / 8;
252
wdenk5b1d7132002-11-03 00:07:02 +0000253 size = line_length * panel_info.vl_row;
254
wdenk9ca7bbc2004-10-09 23:25:58 +0000255 return size;
wdenk5b1d7132002-11-03 00:07:02 +0000256}
257
wdenk9ca7bbc2004-10-09 23:25:58 +0000258void lcd_ctrl_init (void *lcdbase)
wdenk5b1d7132002-11-03 00:07:02 +0000259{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260 volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
wdenk5b1d7132002-11-03 00:07:02 +0000261 volatile lcd823_t *lcdp = &immr->im_lcd;
262
263 uint lccrtmp;
wdenk4e112c12003-06-03 23:54:09 +0000264 uint lchcr_hpc_tmp;
wdenk5b1d7132002-11-03 00:07:02 +0000265
266 /* Initialize the LCD control register according to the LCD
267 * parameters defined. We do everything here but enable
268 * the controller.
269 */
270
271 lccrtmp = LCDBIT (LCCR_BNUM_BIT,
272 (((panel_info.vl_row * panel_info.vl_col) * (1 << LCD_BPP)) / 128));
273
274 lccrtmp |= LCDBIT (LCCR_CLKP_BIT, panel_info.vl_clkp) |
275 LCDBIT (LCCR_OEP_BIT, panel_info.vl_oep) |
276 LCDBIT (LCCR_HSP_BIT, panel_info.vl_hsp) |
277 LCDBIT (LCCR_VSP_BIT, panel_info.vl_vsp) |
278 LCDBIT (LCCR_DP_BIT, panel_info.vl_dp) |
279 LCDBIT (LCCR_BPIX_BIT, panel_info.vl_bpix) |
280 LCDBIT (LCCR_LBW_BIT, panel_info.vl_lbw) |
281 LCDBIT (LCCR_SPLT_BIT, panel_info.vl_splt) |
282 LCDBIT (LCCR_CLOR_BIT, panel_info.vl_clor) |
283 LCDBIT (LCCR_TFT_BIT, panel_info.vl_tft);
284
285#if 0
286 lccrtmp |= ((SIU_LEVEL5 / 2) << 12);
287 lccrtmp |= LCCR_EIEN;
288#endif
289
290 lcdp->lcd_lccr = lccrtmp;
291 lcdp->lcd_lcsr = 0xFF; /* Clear pending interrupts */
292
293 /* Initialize LCD controller bus priorities.
294 */
295 immr->im_siu_conf.sc_sdcr &= ~0x0f; /* RAID = LAID = 0 */
296
297 /* set SHFT/CLOCK division factor 4
298 * This needs to be set based upon display type and processor
299 * speed. The TFT displays run about 20 to 30 MHz.
300 * I was running 64 MHz processor speed.
301 * The value for this divider must be chosen so the result is
302 * an integer of the processor speed (i.e., divide by 3 with
303 * 64 MHz would be bad).
304 */
305 immr->im_clkrst.car_sccr &= ~0x1F;
306 immr->im_clkrst.car_sccr |= LCD_DF; /* was 8 */
307
Masahiro Yamada54c5d932014-06-20 13:54:53 +0900308#if !defined(CONFIG_EDT32F10)
wdenk4e112c12003-06-03 23:54:09 +0000309 /* Enable LCD on port D.
310 */
wdenk5b1d7132002-11-03 00:07:02 +0000311 immr->im_ioport.iop_pdpar |= 0x1FFF;
312 immr->im_ioport.iop_pddir |= 0x1FFF;
313
314 /* Enable LCD_A/B/C on port B.
315 */
316 immr->im_cpm.cp_pbpar |= 0x00005001;
317 immr->im_cpm.cp_pbdir |= 0x00005001;
318#else
319 /* Enable LCD on port D.
320 */
321 immr->im_ioport.iop_pdpar |= 0x1DFF;
322 immr->im_ioport.iop_pdpar &= ~0x0200;
323 immr->im_ioport.iop_pddir |= 0x1FFF;
324 immr->im_ioport.iop_pddat |= 0x0200;
325#endif
326
327 /* Load the physical address of the linear frame buffer
328 * into the LCD controller.
329 * BIG NOTE: This has to be modified to load A and B depending
330 * upon the split mode of the LCD.
331 */
Jeroen Hofstee881c4ec2013-01-22 10:44:12 +0000332 lcdp->lcd_lcfaa = (ulong)lcdbase;
333 lcdp->lcd_lcfba = (ulong)lcdbase;
wdenk5b1d7132002-11-03 00:07:02 +0000334
335 /* MORE HACKS...This must be updated according to 823 manual
336 * for different panels.
wdenk4e112c12003-06-03 23:54:09 +0000337 * Udi Finkelstein - done - see below:
338 * Note: You better not try unsupported combinations such as
339 * 4-bit wide passive dual scan LCD at 4/8 Bit color.
wdenk5b1d7132002-11-03 00:07:02 +0000340 */
wdenk4e112c12003-06-03 23:54:09 +0000341 lchcr_hpc_tmp =
wdenk57b2d802003-06-27 21:31:46 +0000342 (panel_info.vl_col *
wdenk4e112c12003-06-03 23:54:09 +0000343 (panel_info.vl_tft ? 8 :
344 (((2 - panel_info.vl_lbw) << /* 4 bit=2, 8-bit = 1 */
345 /* use << to mult by: single scan = 1, dual scan = 2 */
346 panel_info.vl_splt) *
347 (panel_info.vl_bpix | 1)))) >> 3; /* 2/4 BPP = 1, 8/16 BPP = 3 */
348
wdenk5b1d7132002-11-03 00:07:02 +0000349 lcdp->lcd_lchcr = LCHCR_BO |
350 LCDBIT (LCHCR_AT_BIT, 4) |
wdenk4e112c12003-06-03 23:54:09 +0000351 LCDBIT (LCHCR_HPC_BIT, lchcr_hpc_tmp) |
wdenk5b1d7132002-11-03 00:07:02 +0000352 panel_info.vl_wbl;
wdenk5b1d7132002-11-03 00:07:02 +0000353
354 lcdp->lcd_lcvcr = LCDBIT (LCVCR_VPW_BIT, panel_info.vl_vpw) |
355 LCDBIT (LCVCR_LCD_AC_BIT, panel_info.vl_lcdac) |
356 LCDBIT (LCVCR_VPC_BIT, panel_info.vl_row) |
357 panel_info.vl_wbf;
358
wdenk5b1d7132002-11-03 00:07:02 +0000359}
wdenk5b1d7132002-11-03 00:07:02 +0000360
361/*----------------------------------------------------------------------*/
362
363#if LCD_BPP == LCD_COLOR8
wdenk9ca7bbc2004-10-09 23:25:58 +0000364void
wdenk5b1d7132002-11-03 00:07:02 +0000365lcd_setcolreg (ushort regno, ushort red, ushort green, ushort blue)
366{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367 volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
wdenk5b1d7132002-11-03 00:07:02 +0000368 volatile cpm8xx_t *cp = &(immr->im_cpm);
369 unsigned short colreg, *cmap_ptr;
370
371 cmap_ptr = (unsigned short *)&cp->lcd_cmap[regno * 2];
372
373 colreg = ((red & 0x0F) << 8) |
374 ((green & 0x0F) << 4) |
375 (blue & 0x0F) ;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200376#ifdef CONFIG_SYS_INVERT_COLORS
wdenk5b1d7132002-11-03 00:07:02 +0000377 colreg ^= 0x0FFF;
378#endif
379 *cmap_ptr = colreg;
380
381 debug ("setcolreg: reg %2d @ %p: R=%02X G=%02X B=%02X => %02X%02X\n",
382 regno, &(cp->lcd_cmap[regno * 2]),
383 red, green, blue,
wdenk57b2d802003-06-27 21:31:46 +0000384 cp->lcd_cmap[ regno * 2 ], cp->lcd_cmap[(regno * 2) + 1]);
wdenk5b1d7132002-11-03 00:07:02 +0000385}
386#endif /* LCD_COLOR8 */
387
388/*----------------------------------------------------------------------*/
389
390#if LCD_BPP == LCD_MONOCHROME
391static
392void lcd_initcolregs (void)
393{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394 volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
wdenk5b1d7132002-11-03 00:07:02 +0000395 volatile cpm8xx_t *cp = &(immr->im_cpm);
396 ushort regno;
397
398 for (regno = 0; regno < 16; regno++) {
399 cp->lcd_cmap[regno * 2] = 0;
400 cp->lcd_cmap[(regno * 2) + 1] = regno & 0x0f;
401 }
402}
403#endif
404
405/*----------------------------------------------------------------------*/
406
wdenk9ca7bbc2004-10-09 23:25:58 +0000407void lcd_enable (void)
wdenk5b1d7132002-11-03 00:07:02 +0000408{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200409 volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
wdenk5b1d7132002-11-03 00:07:02 +0000410 volatile lcd823_t *lcdp = &immr->im_lcd;
411
412 /* Enable the LCD panel */
413 immr->im_siu_conf.sc_sdcr |= (1 << (31 - 25)); /* LAM = 1 */
414 lcdp->lcd_lccr |= LCCR_PON;
wdenk2dad91b2003-01-13 23:54:46 +0000415
wdenk5b1d7132002-11-03 00:07:02 +0000416#if defined(CONFIG_LWMON)
417 { uchar c = pic_read (0x60);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200418#if defined(CONFIG_LCD) && defined(CONFIG_LWMON) && (CONFIG_POST & CONFIG_SYS_POST_SYSMON)
wdenk18bd81e2004-03-17 01:13:07 +0000419 /* Enable LCD later in sysmon test, only if temperature is OK */
wdenkc08f1582003-04-27 22:52:51 +0000420#else
wdenk57b2d802003-06-27 21:31:46 +0000421 c |= 0x07; /* Power on CCFL, Enable CCFL, Chip Enable LCD */
wdenkc08f1582003-04-27 22:52:51 +0000422#endif
wdenk5b1d7132002-11-03 00:07:02 +0000423 pic_write (0x60, c);
424 }
wdenk3f9ab982003-04-12 23:38:12 +0000425#endif /* CONFIG_LWMON */
426
427#if defined(CONFIG_R360MPI)
wdenk5b1d7132002-11-03 00:07:02 +0000428 {
wdenk3f9ab982003-04-12 23:38:12 +0000429 extern void r360_i2c_lcd_write (uchar data0, uchar data1);
wdenk19011212003-07-16 16:40:22 +0000430 unsigned long bgi, ctr;
431 char *p;
432
433 if ((p = getenv("lcdbgi")) != NULL) {
434 bgi = simple_strtoul (p, 0, 10) & 0xFFF;
435 } else {
436 bgi = 0xFFF;
437 }
438
439 if ((p = getenv("lcdctr")) != NULL) {
440 ctr = simple_strtoul (p, 0, 10) & 0xFFF;
441 } else {
442 ctr=0x7FF;
443 }
wdenk5b1d7132002-11-03 00:07:02 +0000444
wdenk3f9ab982003-04-12 23:38:12 +0000445 r360_i2c_lcd_write(0x10, 0x01);
446 r360_i2c_lcd_write(0x20, 0x01);
wdenk19011212003-07-16 16:40:22 +0000447 r360_i2c_lcd_write(0x30 | ((bgi>>8) & 0xF), bgi & 0xFF);
448 r360_i2c_lcd_write(0x40 | ((ctr>>8) & 0xF), ctr & 0xFF);
wdenk5b1d7132002-11-03 00:07:02 +0000449 }
wdenk3f9ab982003-04-12 23:38:12 +0000450#endif /* CONFIG_R360MPI */
wdenkdccbda02003-07-14 22:13:32 +0000451#ifdef CONFIG_RRVISION
452 debug ("PC4->Output(1): enable LVDS\n");
453 debug ("PC5->Output(0): disable PAL clock\n");
454 immr->im_ioport.iop_pddir |= 0x1000;
455 immr->im_ioport.iop_pcpar &= ~(0x0C00);
456 immr->im_ioport.iop_pcdir |= 0x0C00 ;
457 immr->im_ioport.iop_pcdat |= 0x0800 ;
458 immr->im_ioport.iop_pcdat &= ~(0x0400);
459 debug ("PDPAR=0x%04X PDDIR=0x%04X PDDAT=0x%04X\n",
460 immr->im_ioport.iop_pdpar,
461 immr->im_ioport.iop_pddir,
462 immr->im_ioport.iop_pddat);
463 debug ("PCPAR=0x%04X PCDIR=0x%04X PCDAT=0x%04X\n",
464 immr->im_ioport.iop_pcpar,
465 immr->im_ioport.iop_pcdir,
466 immr->im_ioport.iop_pcdat);
467#endif
wdenk5b1d7132002-11-03 00:07:02 +0000468}
wdenk92bbe3f2003-04-20 14:04:18 +0000469
wdenk5b1d7132002-11-03 00:07:02 +0000470/************************************************************************/
471
472#endif /* CONFIG_LCD */