blob: 91580b2c29ccdce90c71cc2ce77b6b63d6a2ce55 [file] [log] [blame]
Peng Fanb15705a2021-08-07 16:00:35 +08001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2020 NXP
4 */
5
6#include <common.h>
Peng Fan690eea12021-08-07 16:00:45 +08007#include <command.h>
Peng Fanb15705a2021-08-07 16:00:35 +08008#include <div64.h>
Peng Fan690eea12021-08-07 16:00:45 +08009#include <asm/arch/imx-regs.h>
Peng Fanb15705a2021-08-07 16:00:35 +080010#include <asm/io.h>
11#include <errno.h>
12#include <asm/arch/clock.h>
Peng Fan690eea12021-08-07 16:00:45 +080013#include <asm/arch/pcc.h>
14#include <asm/arch/cgc.h>
Peng Fanb15705a2021-08-07 16:00:35 +080015#include <asm/arch/sys_proto.h>
Peng Fan690eea12021-08-07 16:00:45 +080016#include <asm/global_data.h>
17#include <linux/delay.h>
Peng Fanb15705a2021-08-07 16:00:35 +080018
19DECLARE_GLOBAL_DATA_PTR;
20
Peng Fan690eea12021-08-07 16:00:45 +080021#define PLL_USB_EN_USB_CLKS_MASK (0x01 << 6)
22#define PLL_USB_PWR_MASK (0x01 << 12)
23#define PLL_USB_ENABLE_MASK (0x01 << 13)
24#define PLL_USB_BYPASS_MASK (0x01 << 16)
25#define PLL_USB_REG_ENABLE_MASK (0x01 << 21)
26#define PLL_USB_DIV_SEL_MASK (0x07 << 22)
27#define PLL_USB_LOCK_MASK (0x01 << 31)
28#define PCC5_LPDDR4_ADDR 0x2da70108
29
Ye Lida0469d2021-10-29 09:46:18 +080030static void lpuart_set_clk(u32 index, enum cgc_clk clk)
Peng Fan690eea12021-08-07 16:00:45 +080031{
32 const u32 lpuart_pcc_slots[] = {
33 LPUART4_PCC3_SLOT,
34 LPUART5_PCC3_SLOT,
35 LPUART6_PCC4_SLOT,
36 LPUART7_PCC4_SLOT,
37 };
38
39 const u32 lpuart_pcc[] = {
40 3, 3, 4, 4,
41 };
42
43 if (index > 3)
44 return;
45
46 pcc_clock_enable(lpuart_pcc[index], lpuart_pcc_slots[index], false);
47 pcc_clock_sel(lpuart_pcc[index], lpuart_pcc_slots[index], clk);
48 pcc_clock_enable(lpuart_pcc[index], lpuart_pcc_slots[index], true);
49
50 pcc_reset_peripheral(lpuart_pcc[index], lpuart_pcc_slots[index], false);
51}
52
53static void init_clk_lpuart(void)
54{
55 u32 index = 0, i;
56
57 const u32 lpuart_array[] = {
58 LPUART4_RBASE,
59 LPUART5_RBASE,
60 LPUART6_RBASE,
61 LPUART7_RBASE,
62 };
63
64 for (i = 0; i < 4; i++) {
65 if (lpuart_array[i] == LPUART_BASE) {
66 index = i;
67 break;
68 }
69 }
70
71 lpuart_set_clk(index, SOSC_DIV2);
72}
73
74void init_clk_fspi(int index)
75{
76 pcc_clock_enable(4, FLEXSPI2_PCC4_SLOT, false);
77 pcc_clock_sel(4, FLEXSPI2_PCC4_SLOT, PLL3_PFD2_DIV1);
78 pcc_clock_div_config(4, FLEXSPI2_PCC4_SLOT, false, 8);
79 pcc_clock_enable(4, FLEXSPI2_PCC4_SLOT, true);
80 pcc_reset_peripheral(4, FLEXSPI2_PCC4_SLOT, false);
81}
82
83void setclkout_ddr(void)
84{
85 writel(0x12800000, 0x2DA60020);
86 writel(0xa00, 0x298C0000); /* PTD0 */
87}
88
89void ddrphy_pll_lock(void)
90{
91 writel(0x00011542, 0x2E065964);
92 writel(0x00011542, 0x2E06586C);
93
94 writel(0x00000B01, 0x2E062000);
95 writel(0x00000B01, 0x2E060000);
96}
97
98void init_clk_ddr(void)
99{
Ye Li328f2012021-10-29 09:46:26 +0800100 /* disable the ddr pcc */
101 writel(0xc0000000, PCC5_LPDDR4_ADDR);
102
Peng Fan690eea12021-08-07 16:00:45 +0800103 /* enable pll4 and ddrclk*/
104 cgc2_pll4_init();
105 cgc2_ddrclk_config(1, 1);
106
107 /* enable ddr pcc */
108 writel(0xd0000000, PCC5_LPDDR4_ADDR);
109
Ye Li88408302021-10-29 09:46:30 +0800110 /* Wait until ddrclk reg lock bit is cleared, so that the div update is finished */
111 cgc2_ddrclk_wait_unlock();
112
Peng Fan690eea12021-08-07 16:00:45 +0800113 /* for debug */
114 /* setclkout_ddr(); */
115}
116
117int set_ddr_clk(u32 phy_freq_mhz)
118{
119 debug("%s %u\n", __func__, phy_freq_mhz);
120
121 if (phy_freq_mhz == 48) {
122 writel(0x90000000, PCC5_LPDDR4_ADDR); /* disable ddr pcc */
123 cgc2_ddrclk_config(2, 0); /* 24Mhz DDR clock */
124 writel(0xd0000000, PCC5_LPDDR4_ADDR); /* enable ddr pcc */
125 } else if (phy_freq_mhz == 384) {
126 writel(0x90000000, PCC5_LPDDR4_ADDR); /* disable ddr pcc */
127 cgc2_ddrclk_config(0, 0); /* 192Mhz DDR clock */
128 writel(0xd0000000, PCC5_LPDDR4_ADDR); /* enable ddr pcc */
129 } else if (phy_freq_mhz == 528) {
130 writel(0x90000000, PCC5_LPDDR4_ADDR); /* disable ddr pcc */
131 cgc2_ddrclk_config(4, 1); /* 264Mhz DDR clock */
132 writel(0xd0000000, PCC5_LPDDR4_ADDR); /* enable ddr pcc */
133 } else if (phy_freq_mhz == 264) {
134 writel(0x90000000, PCC5_LPDDR4_ADDR); /* disable ddr pcc */
135 cgc2_ddrclk_config(4, 3); /* 132Mhz DDR clock */
136 writel(0xd0000000, PCC5_LPDDR4_ADDR); /* enable ddr pcc */
137 } else if (phy_freq_mhz == 192) {
138 writel(0x90000000, PCC5_LPDDR4_ADDR); /* disable ddr pcc */
139 cgc2_ddrclk_config(0, 1); /* 96Mhz DDR clock */
140 writel(0xd0000000, PCC5_LPDDR4_ADDR); /* enable ddr pcc */
141 } else if (phy_freq_mhz == 96) {
142 writel(0x90000000, PCC5_LPDDR4_ADDR); /* disable ddr pcc */
143 cgc2_ddrclk_config(0, 3); /* 48Mhz DDR clock */
144 writel(0xd0000000, PCC5_LPDDR4_ADDR); /* enable ddr pcc */
145 } else {
146 printf("ddr phy clk %uMhz is not supported\n", phy_freq_mhz);
147 return -EINVAL;
148 }
149
Ye Li88408302021-10-29 09:46:30 +0800150 /* Wait until ddrclk reg lock bit is cleared, so that the div update is finished */
151 cgc2_ddrclk_wait_unlock();
152
Peng Fan690eea12021-08-07 16:00:45 +0800153 return 0;
154}
155
Peng Fanb15705a2021-08-07 16:00:35 +0800156void clock_init(void)
157{
Peng Fan690eea12021-08-07 16:00:45 +0800158 cgc1_soscdiv_init();
159 cgc1_init_core_clk();
160
161 init_clk_lpuart();
162
163 pcc_clock_enable(4, SDHC0_PCC4_SLOT, false);
164 pcc_clock_sel(4, SDHC0_PCC4_SLOT, PLL3_PFD1_DIV2);
165 pcc_clock_enable(4, SDHC0_PCC4_SLOT, true);
166 pcc_reset_peripheral(4, SDHC0_PCC4_SLOT, false);
167
168 pcc_clock_enable(4, SDHC1_PCC4_SLOT, false);
169 pcc_clock_sel(4, SDHC1_PCC4_SLOT, PLL3_PFD2_DIV1);
170 pcc_clock_enable(4, SDHC1_PCC4_SLOT, true);
171 pcc_reset_peripheral(4, SDHC1_PCC4_SLOT, false);
172
173 pcc_clock_enable(4, SDHC2_PCC4_SLOT, false);
174 pcc_clock_sel(4, SDHC2_PCC4_SLOT, PLL3_PFD2_DIV1);
175 pcc_clock_enable(4, SDHC2_PCC4_SLOT, true);
176 pcc_reset_peripheral(4, SDHC2_PCC4_SLOT, false);
177
178 /* Enable upower mu1 clk */
179 pcc_clock_enable(3, UPOWER_PCC3_SLOT, true);
180
181 /*
182 * Enable clock division
183 * TODO: may not needed after ROM ready.
184 */
185}
186
187#if IS_ENABLED(CONFIG_SYS_I2C_IMX_LPI2C)
188int enable_i2c_clk(unsigned char enable, u32 i2c_num)
189{
190 /* Set parent to FIRC DIV2 clock */
191 const u32 lpi2c_pcc_clks[] = {
192 LPI2C4_PCC3_SLOT << 8 | 3,
193 LPI2C5_PCC3_SLOT << 8 | 3,
194 LPI2C6_PCC4_SLOT << 8 | 4,
195 LPI2C7_PCC4_SLOT << 8 | 4,
196 };
197
Ye Li27666ca2021-10-29 09:46:21 +0800198 if (i2c_num == 0)
199 return 0;
200
Peng Fan690eea12021-08-07 16:00:45 +0800201 if (i2c_num < 4 || i2c_num > 7)
202 return -EINVAL;
203
204 if (enable) {
205 pcc_clock_enable(lpi2c_pcc_clks[i2c_num - 4] & 0xff,
206 lpi2c_pcc_clks[i2c_num - 4] >> 8, false);
207 pcc_clock_sel(lpi2c_pcc_clks[i2c_num - 4] & 0xff,
208 lpi2c_pcc_clks[i2c_num - 4] >> 8, SOSC_DIV2);
209 pcc_clock_enable(lpi2c_pcc_clks[i2c_num - 4] & 0xff,
210 lpi2c_pcc_clks[i2c_num - 4] >> 8, true);
211 pcc_reset_peripheral(lpi2c_pcc_clks[i2c_num - 4] & 0xff,
212 lpi2c_pcc_clks[i2c_num - 4] >> 8, false);
213 } else {
214 pcc_clock_enable(lpi2c_pcc_clks[i2c_num - 4] & 0xff,
215 lpi2c_pcc_clks[i2c_num - 4] >> 8, false);
216 }
217 return 0;
218}
219
220u32 imx_get_i2cclk(u32 i2c_num)
221{
222 const u32 lpi2c_pcc_clks[] = {
223 LPI2C4_PCC3_SLOT << 8 | 3,
224 LPI2C5_PCC3_SLOT << 8 | 3,
225 LPI2C6_PCC4_SLOT << 8 | 4,
226 LPI2C7_PCC4_SLOT << 8 | 4,
227 };
228
Ye Li27666ca2021-10-29 09:46:21 +0800229 if (i2c_num == 0)
230 return 24000000;
231
Peng Fan690eea12021-08-07 16:00:45 +0800232 if (i2c_num < 4 || i2c_num > 7)
233 return 0;
234
235 return pcc_clock_get_rate(lpi2c_pcc_clks[i2c_num - 4] & 0xff,
236 lpi2c_pcc_clks[i2c_num - 4] >> 8);
237}
238#endif
239
240void enable_usboh3_clk(unsigned char enable)
241{
242 if (enable) {
243 pcc_clock_enable(4, USB0_PCC4_SLOT, true);
244 pcc_clock_enable(4, USBPHY_PCC4_SLOT, true);
245 pcc_reset_peripheral(4, USB0_PCC4_SLOT, false);
246 pcc_reset_peripheral(4, USBPHY_PCC4_SLOT, false);
247
248#ifdef CONFIG_USB_MAX_CONTROLLER_COUNT
249 if (CONFIG_USB_MAX_CONTROLLER_COUNT > 1) {
250 pcc_clock_enable(4, USB1_PCC4_SLOT, true);
251 pcc_clock_enable(4, USB1PHY_PCC4_SLOT, true);
252 pcc_reset_peripheral(4, USB1_PCC4_SLOT, false);
253 pcc_reset_peripheral(4, USB1PHY_PCC4_SLOT, false);
254 }
255#endif
256
257 pcc_clock_enable(4, USB_XBAR_PCC4_SLOT, true);
258 } else {
259 pcc_clock_enable(4, USB0_PCC4_SLOT, false);
260 pcc_clock_enable(4, USB1_PCC4_SLOT, false);
261 pcc_clock_enable(4, USBPHY_PCC4_SLOT, false);
262 pcc_clock_enable(4, USB1PHY_PCC4_SLOT, false);
263 pcc_clock_enable(4, USB_XBAR_PCC4_SLOT, false);
264 }
Peng Fanb15705a2021-08-07 16:00:35 +0800265}
266
Peng Fan690eea12021-08-07 16:00:45 +0800267int enable_usb_pll(ulong usb_phy_base)
Peng Fanb15705a2021-08-07 16:00:35 +0800268{
Peng Fan690eea12021-08-07 16:00:45 +0800269 u32 sosc_rate;
270 s32 timeout = 1000000;
271
272 struct usbphy_regs *usbphy =
273 (struct usbphy_regs *)usb_phy_base;
274
275 sosc_rate = cgc1_sosc_div(SOSC);
276 if (!sosc_rate)
277 return -EPERM;
278
279 if (!(readl(&usbphy->usb1_pll_480_ctrl) & PLL_USB_LOCK_MASK)) {
280 writel(0x1c00000, &usbphy->usb1_pll_480_ctrl_clr);
281
282 switch (sosc_rate) {
283 case 24000000:
284 writel(0xc00000, &usbphy->usb1_pll_480_ctrl_set);
285 break;
286
287 case 30000000:
288 writel(0x800000, &usbphy->usb1_pll_480_ctrl_set);
289 break;
290
291 case 19200000:
292 writel(0x1400000, &usbphy->usb1_pll_480_ctrl_set);
293 break;
294
295 default:
296 writel(0xc00000, &usbphy->usb1_pll_480_ctrl_set);
297 break;
298 }
299
300 /* Enable the regulator first */
301 writel(PLL_USB_REG_ENABLE_MASK,
302 &usbphy->usb1_pll_480_ctrl_set);
303
304 /* Wait at least 15us */
305 udelay(15);
306
307 /* Enable the power */
308 writel(PLL_USB_PWR_MASK, &usbphy->usb1_pll_480_ctrl_set);
309
310 /* Wait lock */
311 while (timeout--) {
312 if (readl(&usbphy->usb1_pll_480_ctrl) &
313 PLL_USB_LOCK_MASK)
314 break;
315 }
316
317 if (timeout <= 0) {
318 /* If timeout, we power down the pll */
319 writel(PLL_USB_PWR_MASK,
320 &usbphy->usb1_pll_480_ctrl_clr);
321 return -ETIME;
322 }
323 }
324
325 /* Clear the bypass */
326 writel(PLL_USB_BYPASS_MASK, &usbphy->usb1_pll_480_ctrl_clr);
327
328 /* Enable the PLL clock out to USB */
329 writel((PLL_USB_EN_USB_CLKS_MASK | PLL_USB_ENABLE_MASK),
330 &usbphy->usb1_pll_480_ctrl_set);
331
Peng Fanb15705a2021-08-07 16:00:35 +0800332 return 0;
333}
334
Ye Li3d3dfb02021-10-29 09:46:19 +0800335void enable_mipi_dsi_clk(unsigned char enable)
336{
337 if (enable) {
338 pcc_clock_enable(5, DSI_PCC5_SLOT, false);
Ye Licb7e3752021-10-29 09:46:27 +0800339 pcc_reset_peripheral(5, DSI_PCC5_SLOT, true);
Ye Li3d3dfb02021-10-29 09:46:19 +0800340 pcc_clock_sel(5, DSI_PCC5_SLOT, PLL4_PFD3_DIV2);
341 pcc_clock_div_config(5, DSI_PCC5_SLOT, 0, 6);
342 pcc_clock_enable(5, DSI_PCC5_SLOT, true);
343 pcc_reset_peripheral(5, DSI_PCC5_SLOT, false);
344 } else {
345 pcc_clock_enable(5, DSI_PCC5_SLOT, false);
346 pcc_reset_peripheral(5, DSI_PCC5_SLOT, true);
347 }
348}
349
Alice Guo23ee0e12021-10-29 09:46:29 +0800350void enable_adc1_clk(bool enable)
351{
352 if (enable) {
353 pcc_clock_enable(1, ADC1_PCC1_SLOT, false);
354 pcc_clock_sel(1, ADC1_PCC1_SLOT, CM33_BUSCLK);
355 pcc_clock_enable(1, ADC1_PCC1_SLOT, true);
356 pcc_reset_peripheral(1, ADC1_PCC1_SLOT, false);
357 } else {
358 pcc_clock_enable(1, ADC1_PCC1_SLOT, false);
359 }
360}
361
Ye Licb7e3752021-10-29 09:46:27 +0800362void reset_lcdclk(void)
363{
364 /* Disable clock and reset dcnano*/
365 pcc_clock_enable(5, DCNANO_PCC5_SLOT, false);
366 pcc_reset_peripheral(5, DCNANO_PCC5_SLOT, true);
367}
368
Ye Li3d3dfb02021-10-29 09:46:19 +0800369void mxs_set_lcdclk(u32 base_addr, u32 freq_in_khz)
370{
371 u8 pcd, best_pcd = 0;
372 u32 frac, rate, parent_rate, pfd, div;
373 u32 best_pfd = 0, best_frac = 0, best = 0, best_div = 0;
374 u32 pll4_rate;
375
376 pcc_clock_enable(5, DCNANO_PCC5_SLOT, false);
377
378 pll4_rate = cgc_clk_get_rate(PLL4);
379 pll4_rate = pll4_rate / 1000; /* Change to khz*/
380
381 debug("PLL4 rate %ukhz\n", pll4_rate);
382
383 for (pfd = 12; pfd <= 35; pfd++) {
384 parent_rate = pll4_rate;
385 parent_rate = parent_rate * 18 / pfd;
386
387 for (div = 1; div <= 64; div++) {
388 parent_rate = parent_rate / div;
389
390 for (pcd = 0; pcd < 8; pcd++) {
391 for (frac = 0; frac < 2; frac++) {
392 if (pcd == 0 && frac == 1)
393 continue;
394
395 rate = parent_rate * (frac + 1) / (pcd + 1);
396 if (rate > freq_in_khz)
397 continue;
398
399 if (best == 0 || rate > best) {
400 best = rate;
401 best_pfd = pfd;
402 best_frac = frac;
403 best_pcd = pcd;
404 best_div = div;
405 }
406 }
407 }
408 }
409 }
410
411 if (best == 0) {
412 printf("Can't find parent clock for LCDIF, target freq: %u\n", freq_in_khz);
413 return;
414 }
415
416 debug("LCD target rate %ukhz, best rate %ukhz, frac %u, pcd %u, best_pfd %u, best_div %u\n",
417 freq_in_khz, best, best_frac, best_pcd, best_pfd, best_div);
418
419 cgc2_pll4_pfd_config(PLL4_PFD0, best_pfd);
420 cgc2_pll4_pfddiv_config(PLL4_PFD0_DIV1, best_div - 1);
421
422 pcc_clock_sel(5, DCNANO_PCC5_SLOT, PLL4_PFD0_DIV1);
423 pcc_clock_div_config(5, DCNANO_PCC5_SLOT, best_frac, best_pcd + 1);
424 pcc_clock_enable(5, DCNANO_PCC5_SLOT, true);
425 pcc_reset_peripheral(5, DCNANO_PCC5_SLOT, false);
426}
427
Peng Fan690eea12021-08-07 16:00:45 +0800428u32 mxc_get_clock(enum mxc_clock clk)
429{
430 switch (clk) {
431 case MXC_ESDHC_CLK:
432 return pcc_clock_get_rate(4, SDHC0_PCC4_SLOT);
433 case MXC_ESDHC2_CLK:
434 return pcc_clock_get_rate(4, SDHC1_PCC4_SLOT);
435 case MXC_ESDHC3_CLK:
436 return pcc_clock_get_rate(4, SDHC2_PCC4_SLOT);
437 case MXC_ARM_CLK:
Ye Lida0469d2021-10-29 09:46:18 +0800438 return cgc_clk_get_rate(PLL2);
Peng Fan690eea12021-08-07 16:00:45 +0800439 default:
440 return 0;
441 }
442}
443
Peng Fanb15705a2021-08-07 16:00:35 +0800444u32 get_lpuart_clk(void)
445{
Peng Fan690eea12021-08-07 16:00:45 +0800446 int index = 0;
447
448 const u32 lpuart_array[] = {
449 LPUART4_RBASE,
450 LPUART5_RBASE,
451 LPUART6_RBASE,
452 LPUART7_RBASE,
453 };
454
455 const u32 lpuart_pcc_slots[] = {
456 LPUART4_PCC3_SLOT,
457 LPUART5_PCC3_SLOT,
458 LPUART6_PCC4_SLOT,
459 LPUART7_PCC4_SLOT,
460 };
461
462 const u32 lpuart_pcc[] = {
463 3, 3, 4, 4,
464 };
465
466 for (index = 0; index < 4; index++) {
467 if (lpuart_array[index] == LPUART_BASE)
468 break;
469 }
470
471 if (index > 3)
472 return 0;
473
474 return pcc_clock_get_rate(lpuart_pcc[index], lpuart_pcc_slots[index]);
475}
476
477#ifndef CONFIG_SPL_BUILD
478/*
479 * Dump some core clockes.
480 */
481int do_mx8ulp_showclocks(struct cmd_tbl *cmdtp, int flag, int argc, char * const argv[])
482{
483 printf("SDHC0 %8d MHz\n", pcc_clock_get_rate(4, SDHC0_PCC4_SLOT) / 1000000);
484 printf("SDHC1 %8d MHz\n", pcc_clock_get_rate(4, SDHC1_PCC4_SLOT) / 1000000);
485 printf("SDHC2 %8d MHz\n", pcc_clock_get_rate(4, SDHC2_PCC4_SLOT) / 1000000);
486
Ye Lida0469d2021-10-29 09:46:18 +0800487 printf("SOSC %8d MHz\n", cgc_clk_get_rate(SOSC) / 1000000);
488 printf("FRO %8d MHz\n", cgc_clk_get_rate(FRO) / 1000000);
489 printf("PLL2 %8d MHz\n", cgc_clk_get_rate(PLL2) / 1000000);
490 printf("PLL3 %8d MHz\n", cgc_clk_get_rate(PLL3) / 1000000);
491 printf("PLL3_VCODIV %8d MHz\n", cgc_clk_get_rate(PLL3_VCODIV) / 1000000);
492 printf("PLL3_PFD0 %8d MHz\n", cgc_clk_get_rate(PLL3_PFD0) / 1000000);
493 printf("PLL3_PFD1 %8d MHz\n", cgc_clk_get_rate(PLL3_PFD1) / 1000000);
494 printf("PLL3_PFD2 %8d MHz\n", cgc_clk_get_rate(PLL3_PFD2) / 1000000);
495 printf("PLL3_PFD3 %8d MHz\n", cgc_clk_get_rate(PLL3_PFD3) / 1000000);
496
497 printf("PLL4_PFD0 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD0) / 1000000);
498 printf("PLL4_PFD1 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD1) / 1000000);
499 printf("PLL4_PFD2 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD2) / 1000000);
500 printf("PLL4_PFD3 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD3) / 1000000);
501
502 printf("PLL4_PFD0_DIV1 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD0_DIV1) / 1000000);
503 printf("PLL4_PFD0_DIV2 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD0_DIV2) / 1000000);
504 printf("PLL4_PFD1_DIV1 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD1_DIV1) / 1000000);
505 printf("PLL4_PFD1_DIV2 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD1_DIV2) / 1000000);
506
507 printf("PLL4_PFD2_DIV1 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD2_DIV1) / 1000000);
508 printf("PLL4_PFD2_DIV2 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD2_DIV2) / 1000000);
509 printf("PLL4_PFD3_DIV1 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD3_DIV1) / 1000000);
510 printf("PLL4_PFD3_DIV2 %8d MHz\n", cgc_clk_get_rate(PLL4_PFD3_DIV2) / 1000000);
511
512 printf("LPAV_AXICLK %8d MHz\n", cgc_clk_get_rate(LPAV_AXICLK) / 1000000);
513 printf("LPAV_AHBCLK %8d MHz\n", cgc_clk_get_rate(LPAV_AHBCLK) / 1000000);
514 printf("LPAV_BUSCLK %8d MHz\n", cgc_clk_get_rate(LPAV_BUSCLK) / 1000000);
515 printf("NIC_APCLK %8d MHz\n", cgc_clk_get_rate(NIC_APCLK) / 1000000);
Peng Fan690eea12021-08-07 16:00:45 +0800516
Ye Lida0469d2021-10-29 09:46:18 +0800517 printf("NIC_PERCLK %8d MHz\n", cgc_clk_get_rate(NIC_PERCLK) / 1000000);
518 printf("XBAR_APCLK %8d MHz\n", cgc_clk_get_rate(XBAR_APCLK) / 1000000);
519 printf("XBAR_BUSCLK %8d MHz\n", cgc_clk_get_rate(XBAR_BUSCLK) / 1000000);
520 printf("AD_SLOWCLK %8d MHz\n", cgc_clk_get_rate(AD_SLOWCLK) / 1000000);
Peng Fan690eea12021-08-07 16:00:45 +0800521 return 0;
Peng Fanb15705a2021-08-07 16:00:35 +0800522}
Peng Fan690eea12021-08-07 16:00:45 +0800523
524U_BOOT_CMD(
525 clocks, CONFIG_SYS_MAXARGS, 1, do_mx8ulp_showclocks,
526 "display clocks",
527 ""
528);
529#endif