blob: e8173da3233c97174de5e27ebfba94bf8aa0fe33 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kim Phillips1cb07e62008-01-16 00:38:05 -06002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Kevin Lam <kevin.lam@freescale.com>
5 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
Kim Phillips1cb07e62008-01-16 00:38:05 -06006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
Kim Phillips1cb07e62008-01-16 00:38:05 -060015
Anton Vorontsov3628a932009-06-10 00:25:30 +040016#define CONFIG_HWCONFIG
Timur Tabi3e1d49a2008-02-08 13:15:55 -060017
18/*
19 * On-board devices
20 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -060021#define CONFIG_VSC7385_ENET
22
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips1cb07e62008-01-16 00:38:05 -060024*/
25
26/* Arbiter Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020027#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger93831bb2011-10-11 23:57:19 -050028#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060029
30/* System Priority Control Regsiter */
Joe Hershberger93831bb2011-10-11 23:57:19 -050031#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060032
33/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
35#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger93831bb2011-10-11 23:57:19 -050036#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060037
38/*
39 * System IO Config
40 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#define CONFIG_SYS_SICRH 0x08200000
42#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -060043
44/*
45 * Output Buffer Impedance
46 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips1cb07e62008-01-16 00:38:05 -060048
49/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -060050 * Device configurations
51 */
52
53/* Vitesse 7385 */
54
55#ifdef CONFIG_VSC7385_ENET
56
57#define CONFIG_TSEC2
58
59/* The flash address and size of the VSC7385 firmware image */
60#define CONFIG_VSC7385_IMAGE 0xFE7FE000
61#define CONFIG_VSC7385_IMAGE_SIZE 8192
62
63#endif
64
65/*
Kim Phillips1cb07e62008-01-16 00:38:05 -060066 * DDR Setup
67 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
69#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
70#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
71#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
72#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips1cb07e62008-01-16 00:38:05 -060073
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips1cb07e62008-01-16 00:38:05 -060075
76#undef CONFIG_DDR_ECC /* support DDR ECC function */
77#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
78
79#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
80
81/*
82 * Manually set up DDR parameters
83 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershbergercc03b802011-10-11 23:57:29 -050085#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
86#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
87 | CSCONFIG_ODT_WR_ONLY_CURRENT \
88 | CSCONFIG_ROW_BIT_13 \
89 | CSCONFIG_COL_BIT_10)
Kim Phillips1cb07e62008-01-16 00:38:05 -060090
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_DDR_TIMING_3 0x00000000
92#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -060093 | (0 << TIMING_CFG0_WRT_SHIFT) \
94 | (0 << TIMING_CFG0_RRT_SHIFT) \
95 | (0 << TIMING_CFG0_WWT_SHIFT) \
96 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
97 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
98 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
99 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600100 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600102 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
103 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
104 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
105 | (13 << TIMING_CFG1_REFREC_SHIFT) \
106 | (3 << TIMING_CFG1_WRREC_SHIFT) \
107 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
108 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600109 /* 0x3937d322 */
Joe Hershbergercc03b802011-10-11 23:57:29 -0500110#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
111 | (5 << TIMING_CFG2_CPO_SHIFT) \
112 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
113 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
114 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
115 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
116 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
117 /* 0x02984cc8 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600118
Kim Phillips5202ba32009-08-21 16:33:15 -0500119#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
120 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600121 /* 0x06090100 */
122
123#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500124#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500125 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
126 | SDRAM_CFG_32_BE \
127 | SDRAM_CFG_2T_EN)
128 /* 0x43088000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600129#else
Joe Hershberger93831bb2011-10-11 23:57:19 -0500130#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500131 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500132 /* 0x43000000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600133#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips5202ba32009-08-21 16:33:15 -0500135#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500136 | (0x0442 << SDRAM_MODE_SD_SHIFT))
137 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600139
140/*
141 * Memory test
142 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
144#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
145#define CONFIG_SYS_MEMTEST_END 0x0ef70010
Kim Phillips1cb07e62008-01-16 00:38:05 -0600146
147/*
148 * The reserved memory
149 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200150#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600151
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
153#define CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600154#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#undef CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600156#endif
157
Kevin Hao349a0152016-07-08 11:25:14 +0800158#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500159#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600160
161/*
162 * Initial RAM Base Address Setup
163 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_INIT_RAM_LOCK 1
165#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200166#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500167#define CONFIG_SYS_GBL_DATA_OFFSET \
168 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600169
170/*
171 * Local Bus Configuration & Clock Setup
172 */
Kim Phillips328040a2009-09-25 18:19:44 -0500173#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
174#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Brucedfe6e232010-06-17 11:37:18 -0500176#define CONFIG_FSL_ELBC 1
Kim Phillips1cb07e62008-01-16 00:38:05 -0600177
178/*
179 * FLASH on the Local Bus
180 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
182#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600183
Joe Hershberger93831bb2011-10-11 23:57:19 -0500184#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600185
Kim Phillips1cb07e62008-01-16 00:38:05 -0600186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
188#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600189
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#undef CONFIG_SYS_FLASH_CHECKSUM
191#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
192#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600193
Anton Vorontsovaf170452008-03-24 17:40:23 +0300194/*
195 * NAND Flash on the Local Bus
196 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500197#define CONFIG_SYS_NAND_BASE 0xE0600000
Mario Sixc1e29d92019-01-21 09:18:01 +0100198
Mario Sixc1e29d92019-01-21 09:18:01 +0100199
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600200/* Vitesse 7385 */
201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600203
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600204#ifdef CONFIG_VSC7385_ENET
205
Mario Sixc1e29d92019-01-21 09:18:01 +0100206
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600207#endif
208
Kim Phillips1cb07e62008-01-16 00:38:05 -0600209/*
210 * Serial Port
211 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_NS16550_SERIAL
213#define CONFIG_SYS_NS16550_REG_SIZE 1
214#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500217 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1cb07e62008-01-16 00:38:05 -0600218
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
220#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600221
Anton Vorontsov2b3c0042008-03-24 17:40:43 +0300222/* SERDES */
223#define CONFIG_FSL_SERDES
224#define CONFIG_FSL_SERDES1 0xe3000
225#define CONFIG_FSL_SERDES2 0xe3100
226
Kim Phillips1cb07e62008-01-16 00:38:05 -0600227/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200228#define CONFIG_SYS_I2C
229#define CONFIG_SYS_I2C_FSL
230#define CONFIG_SYS_FSL_I2C_SPEED 400000
231#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
232#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
233#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1cb07e62008-01-16 00:38:05 -0600234
235/*
236 * Config on-board RTC
237 */
238#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600240
241/*
242 * General PCI
243 * Addresses are mapped 1-1.
244 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500245#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
246#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
247#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
249#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
250#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
251#define CONFIG_SYS_PCI_IO_BASE 0x00000000
252#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
253#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
256#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
257#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600258
Anton Vorontsov45a30ee2009-02-19 18:20:52 +0300259#define CONFIG_SYS_PCIE1_BASE 0xA0000000
260#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
261#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
262#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
263#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
264#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
265#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
266#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
267#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
268
269#define CONFIG_SYS_PCIE2_BASE 0xC0000000
270#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
271#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
272#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
273#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
274#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
275#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
276#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
277#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
278
Kim Phillips1cb07e62008-01-16 00:38:05 -0600279#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000280#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600281
Kim Phillips1cb07e62008-01-16 00:38:05 -0600282#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600284#endif /* CONFIG_PCI */
285
Kim Phillips1cb07e62008-01-16 00:38:05 -0600286/*
287 * TSEC
288 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600289#ifdef CONFIG_TSEC_ENET
Kim Phillips1cb07e62008-01-16 00:38:05 -0600290
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600291#define CONFIG_GMII /* MII PHY management */
292
293#define CONFIG_TSEC1
294
295#ifdef CONFIG_TSEC1
296#define CONFIG_HAS_ETH0
Kim Phillips1cb07e62008-01-16 00:38:05 -0600297#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600299#define TSEC1_PHY_ADDR 2
Kim Phillips1cb07e62008-01-16 00:38:05 -0600300#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600301#define TSEC1_PHYIDX 0
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600302#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600303
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600304#ifdef CONFIG_TSEC2
305#define CONFIG_HAS_ETH1
306#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600308#define TSEC2_PHY_ADDR 0x1c
309#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
310#define TSEC2_PHYIDX 0
311#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600312
313/* Options are: TSEC[0-1] */
314#define CONFIG_ETHPRIME "TSEC0"
315
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600316#endif
317
Kim Phillips1cb07e62008-01-16 00:38:05 -0600318/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500319 * SATA
320 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200321#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips0daba0e2008-03-28 14:31:23 -0500322#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500324#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
325#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500326#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500328#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
329#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500330
331#ifdef CONFIG_FSL_SATA
332#define CONFIG_LBA48
Kim Phillips0daba0e2008-03-28 14:31:23 -0500333#endif
334
335/*
Kim Phillips1cb07e62008-01-16 00:38:05 -0600336 * Environment
337 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger93831bb2011-10-11 23:57:19 -0500339 #define CONFIG_ENV_ADDR \
340 (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200341 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
342 #define CONFIG_ENV_SIZE 0x4000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600343#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200345 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600346#endif
347
348#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600350
351/*
352 * BOOTP options
353 */
354#define CONFIG_BOOTP_BOOTFILESIZE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600355
Kim Phillips1cb07e62008-01-16 00:38:05 -0600356/*
357 * Command line configuration.
358 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600359
Kim Phillips1cb07e62008-01-16 00:38:05 -0600360#undef CONFIG_WATCHDOG /* watchdog disabled */
361
Anton Vorontsov3628a932009-06-10 00:25:30 +0400362#ifdef CONFIG_MMC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800363#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov3628a932009-06-10 00:25:30 +0400364#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsov3628a932009-06-10 00:25:30 +0400365#endif
366
Kim Phillips1cb07e62008-01-16 00:38:05 -0600367/*
368 * Miscellaneous configurable options
369 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500370#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600371
Kim Phillips1cb07e62008-01-16 00:38:05 -0600372/*
373 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700374 * have to be in the first 256 MB of memory, since this is
Kim Phillips1cb07e62008-01-16 00:38:05 -0600375 * the maximum mapped by the Linux kernel during initialization.
376 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500377#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800378#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600379
Kim Phillips1cb07e62008-01-16 00:38:05 -0600380#if defined(CONFIG_CMD_KGDB)
381#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600382#endif
383
384/*
385 * Environment Configuration
386 */
387#define CONFIG_ENV_OVERWRITE
388
Anton Vorontsov07e60912008-03-14 23:20:18 +0300389#define CONFIG_HAS_FSL_DR_USB
Nikhil Badolac4cff522014-10-20 16:31:01 +0530390#define CONFIG_USB_EHCI_FSL
391#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov07e60912008-03-14 23:20:18 +0300392
Joe Hershberger93831bb2011-10-11 23:57:19 -0500393#define CONFIG_NETDEV "eth1"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600394
Mario Six790d8442018-03-28 14:38:20 +0200395#define CONFIG_HOSTNAME "mpc837x_rdb"
Joe Hershberger257ff782011-10-13 13:03:47 +0000396#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500397#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000398#define CONFIG_BOOTFILE "uImage"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500399 /* U-Boot image on TFTP server */
400#define CONFIG_UBOOTPATH "u-boot.bin"
401#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600402
Joe Hershberger93831bb2011-10-11 23:57:19 -0500403 /* default location for tftp and bootm */
404#define CONFIG_LOADADDR 800000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600405
Kim Phillips1cb07e62008-01-16 00:38:05 -0600406#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500407 "netdev=" CONFIG_NETDEV "\0" \
408 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600409 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200410 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
411 " +$filesize; " \
412 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
413 " +$filesize; " \
414 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
415 " $filesize; " \
416 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
417 " +$filesize; " \
418 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
419 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500420 "fdtaddr=780000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500421 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600422 "ramdiskaddr=1000000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500423 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600424 "console=ttyS0\0" \
425 "setbootargs=setenv bootargs " \
426 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
427 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500428 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
429 "$netdev:off " \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600430 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
431
432#define CONFIG_NFSBOOTCOMMAND \
433 "setenv rootdev /dev/nfs;" \
434 "run setbootargs;" \
435 "run setipargs;" \
436 "tftp $loadaddr $bootfile;" \
437 "tftp $fdtaddr $fdtfile;" \
438 "bootm $loadaddr - $fdtaddr"
439
440#define CONFIG_RAMBOOTCOMMAND \
441 "setenv rootdev /dev/ram;" \
442 "run setbootargs;" \
443 "tftp $ramdiskaddr $ramdiskfile;" \
444 "tftp $loadaddr $bootfile;" \
445 "tftp $fdtaddr $fdtfile;" \
446 "bootm $loadaddr $ramdiskaddr $fdtaddr"
447
Kim Phillips1cb07e62008-01-16 00:38:05 -0600448#endif /* __CONFIG_H */