blob: c1973703c4a3a1b5079e46b3fc731f0bdbe59ee9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Dave Liub19ecd32007-09-18 12:37:57 +08002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
Dave Liub19ecd32007-09-18 12:37:57 +08005 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Dave Liub19ecd32007-09-18 12:37:57 +080010/*
11 * High Level Configuration Options
12 */
13#define CONFIG_E300 1 /* E300 family */
Dave Liub19ecd32007-09-18 12:37:57 +080014
Dave Liued5a0982008-03-04 16:59:22 +080015/* Arbiter Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020016#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
Joe Hershberger0f193402011-10-11 23:57:18 -050017#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
Dave Liued5a0982008-03-04 16:59:22 +080018
19/* System Priority Control Register */
Joe Hershberger0f193402011-10-11 23:57:18 -050020#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
Dave Liued5a0982008-03-04 16:59:22 +080021
Dave Liub19ecd32007-09-18 12:37:57 +080022/*
Dave Liued5a0982008-03-04 16:59:22 +080023 * IP blocks clock configuration
Dave Liub19ecd32007-09-18 12:37:57 +080024 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020025#define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
26#define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
Joe Hershberger0f193402011-10-11 23:57:18 -050027#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
Dave Liub19ecd32007-09-18 12:37:57 +080028
29/*
30 * System IO Config
31 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_SICRH 0x00000000
33#define CONFIG_SYS_SICRL 0x00000000
Dave Liub19ecd32007-09-18 12:37:57 +080034
35/*
36 * Output Buffer Impedance
37 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038#define CONFIG_SYS_OBIR 0x31100000
Dave Liub19ecd32007-09-18 12:37:57 +080039
Anton Vorontsov5cd61522009-06-10 00:25:31 +040040#define CONFIG_HWCONFIG
Dave Liub19ecd32007-09-18 12:37:57 +080041
42/*
Dave Liub19ecd32007-09-18 12:37:57 +080043 * DDR Setup
44 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
46#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
47#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
48#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
49#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershbergercc03b802011-10-11 23:57:29 -050050#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
51 | DDRCDR_ODT \
52 | DDRCDR_Q_DRN)
53 /* 0x80080001 */ /* ODT 150ohm on SoC */
Dave Liub19ecd32007-09-18 12:37:57 +080054
55#undef CONFIG_DDR_ECC /* support DDR ECC function */
56#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
57
58#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
59#define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
60
61#if defined(CONFIG_SPD_EEPROM)
62#define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
63#else
64/*
65 * Manually set up DDR parameters
Dave Liu925c8c82008-01-10 23:07:23 +080066 * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
Dave Liub19ecd32007-09-18 12:37:57 +080067 * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
68 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_DDR_SIZE 512 /* MB */
70#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
Joe Hershberger0f193402011-10-11 23:57:18 -050071#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergercc03b802011-10-11 23:57:29 -050072 | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
73 | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
74 | CSCONFIG_ROW_BIT_14 \
75 | CSCONFIG_COL_BIT_10)
76 /* 0x80010202 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger0f193402011-10-11 23:57:18 -050078#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
79 | (0 << TIMING_CFG0_WRT_SHIFT) \
80 | (0 << TIMING_CFG0_RRT_SHIFT) \
81 | (0 << TIMING_CFG0_WWT_SHIFT) \
82 | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
83 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
84 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
85 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +080086 /* 0x00620802 */
Joe Hershberger0f193402011-10-11 23:57:18 -050087#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
88 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
89 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
90 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
91 | (13 << TIMING_CFG1_REFREC_SHIFT) \
92 | (3 << TIMING_CFG1_WRREC_SHIFT) \
93 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
94 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +080095 /* 0x3935d322 */
Joe Hershberger0f193402011-10-11 23:57:18 -050096#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
97 | (6 << TIMING_CFG2_CPO_SHIFT) \
98 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
99 | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
100 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
101 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
102 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
Dave Liu925c8c82008-01-10 23:07:23 +0800103 /* 0x131088c8 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500104#define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
105 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Dave Liub19ecd32007-09-18 12:37:57 +0800106 /* 0x03E00100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
108#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Joe Hershberger0f193402011-10-11 23:57:18 -0500109#define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
110 | (0x1432 << SDRAM_MODE_SD_SHIFT))
Dave Liu925c8c82008-01-10 23:07:23 +0800111 /* ODT 150ohm CL=3, AL=1 on SDRAM */
Joe Hershberger0f193402011-10-11 23:57:18 -0500112#define CONFIG_SYS_DDR_MODE2 0x00000000
Dave Liub19ecd32007-09-18 12:37:57 +0800113#endif
114
115/*
116 * Memory test
117 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
119#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
120#define CONFIG_SYS_MEMTEST_END 0x00140000
Dave Liub19ecd32007-09-18 12:37:57 +0800121
122/*
123 * The reserved memory
124 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200125#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dave Liub19ecd32007-09-18 12:37:57 +0800126
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
128#define CONFIG_SYS_RAMBOOT
Dave Liub19ecd32007-09-18 12:37:57 +0800129#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#undef CONFIG_SYS_RAMBOOT
Dave Liub19ecd32007-09-18 12:37:57 +0800131#endif
132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao349a0152016-07-08 11:25:14 +0800134#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger0f193402011-10-11 23:57:18 -0500135#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dave Liub19ecd32007-09-18 12:37:57 +0800136
137/*
138 * Initial RAM Base Address Setup
139 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_INIT_RAM_LOCK 1
141#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200142#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger0f193402011-10-11 23:57:18 -0500143#define CONFIG_SYS_GBL_DATA_OFFSET \
144 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dave Liub19ecd32007-09-18 12:37:57 +0800145
146/*
147 * Local Bus Configuration & Clock Setup
148 */
Kim Phillips328040a2009-09-25 18:19:44 -0500149#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
150#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Brucedfe6e232010-06-17 11:37:18 -0500152#define CONFIG_FSL_ELBC 1
Dave Liub19ecd32007-09-18 12:37:57 +0800153
154/*
155 * FLASH on the Local Bus
156 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500157#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
158#define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
Dave Liub19ecd32007-09-18 12:37:57 +0800159
Dave Liub19ecd32007-09-18 12:37:57 +0800160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
162#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Dave Liub19ecd32007-09-18 12:37:57 +0800163
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#undef CONFIG_SYS_FLASH_CHECKSUM
165#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
166#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Dave Liub19ecd32007-09-18 12:37:57 +0800167
168/*
169 * BCSR on the Local Bus
170 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_BCSR 0xF8000000
Joe Hershberger0f193402011-10-11 23:57:18 -0500172 /* Access window base at BCSR base */
Dave Liub19ecd32007-09-18 12:37:57 +0800173
174/*
175 * NAND Flash on the Local Bus
176 */
Anton Vorontsovc7538792008-10-08 20:52:54 +0400177#define CONFIG_SYS_MAX_NAND_DEVICE 1
Joe Hershberger0f193402011-10-11 23:57:18 -0500178#define CONFIG_NAND_FSL_ELBC 1
Anton Vorontsovc7538792008-10-08 20:52:54 +0400179
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500180#define CONFIG_SYS_NAND_BASE 0xE0600000
Mario Sixc1e29d92019-01-21 09:18:01 +0100181
Dave Liub19ecd32007-09-18 12:37:57 +0800182
Dave Liub19ecd32007-09-18 12:37:57 +0800183/*
184 * Serial Port
185 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_NS16550_SERIAL
187#define CONFIG_SYS_NS16550_REG_SIZE 1
188#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dave Liub19ecd32007-09-18 12:37:57 +0800189
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger0f193402011-10-11 23:57:18 -0500191 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Dave Liub19ecd32007-09-18 12:37:57 +0800192
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
194#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Dave Liub19ecd32007-09-18 12:37:57 +0800195
Dave Liub19ecd32007-09-18 12:37:57 +0800196/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200197#define CONFIG_SYS_I2C
198#define CONFIG_SYS_I2C_FSL
199#define CONFIG_SYS_FSL_I2C_SPEED 400000
200#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
201#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
202#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Dave Liub19ecd32007-09-18 12:37:57 +0800203
204/*
205 * Config on-board RTC
206 */
207#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Dave Liub19ecd32007-09-18 12:37:57 +0800209
210/*
211 * General PCI
212 * Addresses are mapped 1-1.
213 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500214#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
215#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
216#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
218#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
219#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
220#define CONFIG_SYS_PCI_IO_BASE 0x00000000
221#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
222#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Dave Liub19ecd32007-09-18 12:37:57 +0800223
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
225#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
226#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Dave Liub19ecd32007-09-18 12:37:57 +0800227
Anton Vorontsov62842ec2009-01-08 04:26:19 +0300228#define CONFIG_SYS_PCIE1_BASE 0xA0000000
229#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
230#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
231#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
232#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
233#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
234#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
235#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
236#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
237
238#define CONFIG_SYS_PCIE2_BASE 0xC0000000
239#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
240#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
241#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
242#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
243#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
244#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
245#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
246#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
247
Dave Liub19ecd32007-09-18 12:37:57 +0800248#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000249#define CONFIG_PCI_INDIRECT_BRIDGE
Anton Vorontsov30c69922008-10-02 19:17:33 +0400250#ifndef __ASSEMBLY__
251extern int board_pci_host_broken(void);
252#endif
Kim Phillipsf1384292009-07-23 14:09:38 -0500253#define CONFIG_PCIE
Dave Liub19ecd32007-09-18 12:37:57 +0800254#define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
255
Anton Vorontsov504867a2008-10-14 22:58:53 +0400256#define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
Nikhil Badolac4cff522014-10-20 16:31:01 +0530257#define CONFIG_USB_EHCI_FSL
258#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov504867a2008-10-14 22:58:53 +0400259
Dave Liub19ecd32007-09-18 12:37:57 +0800260#undef CONFIG_EEPRO100
261#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Dave Liub19ecd32007-09-18 12:37:57 +0800263#endif /* CONFIG_PCI */
264
Dave Liub19ecd32007-09-18 12:37:57 +0800265/*
266 * TSEC
267 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger0f193402011-10-11 23:57:18 -0500269#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger0f193402011-10-11 23:57:18 -0500271#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Dave Liub19ecd32007-09-18 12:37:57 +0800272
273/*
274 * TSEC ethernet configuration
275 */
Dave Liub19ecd32007-09-18 12:37:57 +0800276#define CONFIG_TSEC1 1
277#define CONFIG_TSEC1_NAME "eTSEC0"
278#define CONFIG_TSEC2 1
279#define CONFIG_TSEC2_NAME "eTSEC1"
280#define TSEC1_PHY_ADDR 2
281#define TSEC2_PHY_ADDR 3
Anton Vorontsov32b1b702008-10-02 18:32:25 +0400282#define TSEC1_PHY_ADDR_SGMII 8
283#define TSEC2_PHY_ADDR_SGMII 4
Dave Liub19ecd32007-09-18 12:37:57 +0800284#define TSEC1_PHYIDX 0
285#define TSEC2_PHYIDX 0
286#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
287#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
288
289/* Options are: TSEC[0-1] */
290#define CONFIG_ETHPRIME "eTSEC1"
291
Dave Liub8dc5872008-03-26 22:56:36 +0800292/* SERDES */
293#define CONFIG_FSL_SERDES
294#define CONFIG_FSL_SERDES1 0xe3000
295#define CONFIG_FSL_SERDES2 0xe3100
296
Dave Liub19ecd32007-09-18 12:37:57 +0800297/*
Dave Liu4056d7a2008-03-26 22:57:19 +0800298 * SATA
299 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_SATA_MAX_DEVICE 2
Dave Liu4056d7a2008-03-26 22:57:19 +0800301#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger0f193402011-10-11 23:57:18 -0500303#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
304#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Dave Liu4056d7a2008-03-26 22:57:19 +0800305#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger0f193402011-10-11 23:57:18 -0500307#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
308#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Dave Liu4056d7a2008-03-26 22:57:19 +0800309
310#ifdef CONFIG_FSL_SATA
311#define CONFIG_LBA48
Dave Liu4056d7a2008-03-26 22:57:19 +0800312#endif
313
314/*
Dave Liub19ecd32007-09-18 12:37:57 +0800315 * Environment
316 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger0f193402011-10-11 23:57:18 -0500318 #define CONFIG_ENV_ADDR \
319 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200320 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
321 #define CONFIG_ENV_SIZE 0x2000
Dave Liub19ecd32007-09-18 12:37:57 +0800322#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200324 #define CONFIG_ENV_SIZE 0x2000
Dave Liub19ecd32007-09-18 12:37:57 +0800325#endif
326
327#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dave Liub19ecd32007-09-18 12:37:57 +0800329
330/*
331 * BOOTP options
332 */
333#define CONFIG_BOOTP_BOOTFILESIZE
Dave Liub19ecd32007-09-18 12:37:57 +0800334
Dave Liub19ecd32007-09-18 12:37:57 +0800335/*
336 * Command line configuration.
337 */
Dave Liub19ecd32007-09-18 12:37:57 +0800338
Dave Liub19ecd32007-09-18 12:37:57 +0800339#undef CONFIG_WATCHDOG /* watchdog disabled */
340
Andy Fleming1463b4b2008-10-30 16:50:14 -0500341#ifdef CONFIG_MMC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800342#define CONFIG_FSL_ESDHC_PIN_MUX
Andy Fleming1463b4b2008-10-30 16:50:14 -0500343#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Andy Fleming1463b4b2008-10-30 16:50:14 -0500344#endif
345
Dave Liub19ecd32007-09-18 12:37:57 +0800346/*
347 * Miscellaneous configurable options
348 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Dave Liub19ecd32007-09-18 12:37:57 +0800350
Dave Liub19ecd32007-09-18 12:37:57 +0800351/*
352 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700353 * have to be in the first 256 MB of memory, since this is
Dave Liub19ecd32007-09-18 12:37:57 +0800354 * the maximum mapped by the Linux kernel during initialization.
355 */
Joe Hershberger0f193402011-10-11 23:57:18 -0500356#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800357#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Dave Liub19ecd32007-09-18 12:37:57 +0800358
Dave Liub19ecd32007-09-18 12:37:57 +0800359#if defined(CONFIG_CMD_KGDB)
360#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Dave Liub19ecd32007-09-18 12:37:57 +0800361#endif
362
363/*
364 * Environment Configuration
365 */
366
367#define CONFIG_ENV_OVERWRITE
368
369#if defined(CONFIG_TSEC_ENET)
370#define CONFIG_HAS_ETH0
Dave Liub19ecd32007-09-18 12:37:57 +0800371#define CONFIG_HAS_ETH1
Dave Liub19ecd32007-09-18 12:37:57 +0800372#endif
373
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500374#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Dave Liub19ecd32007-09-18 12:37:57 +0800375
Dave Liub19ecd32007-09-18 12:37:57 +0800376#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger0f193402011-10-11 23:57:18 -0500377 "netdev=eth0\0" \
378 "consoledev=ttyS0\0" \
379 "ramdiskaddr=1000000\0" \
380 "ramdiskfile=ramfs.83xx\0" \
381 "fdtaddr=780000\0" \
382 "fdtfile=mpc8379_mds.dtb\0" \
383 ""
Dave Liub19ecd32007-09-18 12:37:57 +0800384
385#define CONFIG_NFSBOOTCOMMAND \
Joe Hershberger0f193402011-10-11 23:57:18 -0500386 "setenv bootargs root=/dev/nfs rw " \
387 "nfsroot=$serverip:$rootpath " \
388 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
389 "$netdev:off " \
390 "console=$consoledev,$baudrate $othbootargs;" \
391 "tftp $loadaddr $bootfile;" \
392 "tftp $fdtaddr $fdtfile;" \
393 "bootm $loadaddr - $fdtaddr"
Dave Liub19ecd32007-09-18 12:37:57 +0800394
395#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger0f193402011-10-11 23:57:18 -0500396 "setenv bootargs root=/dev/ram rw " \
397 "console=$consoledev,$baudrate $othbootargs;" \
398 "tftp $ramdiskaddr $ramdiskfile;" \
399 "tftp $loadaddr $bootfile;" \
400 "tftp $fdtaddr $fdtfile;" \
401 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Dave Liub19ecd32007-09-18 12:37:57 +0800402
Dave Liub19ecd32007-09-18 12:37:57 +0800403#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
404
405#endif /* __CONFIG_H */