Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: BSD-3-Clause |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 2 | /* |
| 3 | * Clock drivers for Qualcomm APQ8016 |
| 4 | * |
| 5 | * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com> |
| 6 | * |
| 7 | * Based on Little Kernel driver, simplified |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Stephen Warren | a962243 | 2016-06-17 09:44:00 -0600 | [diff] [blame] | 11 | #include <clk-uclass.h> |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 12 | #include <dm.h> |
| 13 | #include <errno.h> |
| 14 | #include <asm/io.h> |
| 15 | #include <linux/bitops.h> |
Konrad Dybcio | 6c0b844 | 2023-11-07 12:41:01 +0000 | [diff] [blame] | 16 | |
Caleb Connolly | 878b26a | 2023-11-07 12:40:59 +0000 | [diff] [blame] | 17 | #include "clock-qcom.h" |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 18 | |
Caleb Connolly | 10a0abb | 2023-11-07 12:41:03 +0000 | [diff] [blame] | 19 | /* Clocks: (from CLK_CTL_BASE) */ |
| 20 | #define GPLL0_STATUS (0x2101C) |
| 21 | #define APCS_GPLL_ENA_VOTE (0x45000) |
| 22 | #define APCS_CLOCK_BRANCH_ENA_VOTE (0x45004) |
| 23 | |
| 24 | #define SDCC_BCR(n) ((n * 0x1000) + 0x41000) |
| 25 | #define SDCC_CMD_RCGR(n) ((n * 0x1000) + 0x41004) |
| 26 | #define SDCC_CFG_RCGR(n) ((n * 0x1000) + 0x41008) |
| 27 | #define SDCC_M(n) ((n * 0x1000) + 0x4100C) |
| 28 | #define SDCC_N(n) ((n * 0x1000) + 0x41010) |
| 29 | #define SDCC_D(n) ((n * 0x1000) + 0x41014) |
| 30 | #define SDCC_APPS_CBCR(n) ((n * 0x1000) + 0x41018) |
| 31 | #define SDCC_AHB_CBCR(n) ((n * 0x1000) + 0x4101C) |
| 32 | |
| 33 | /* BLSP1 AHB clock (root clock for BLSP) */ |
| 34 | #define BLSP1_AHB_CBCR 0x1008 |
| 35 | |
| 36 | /* Uart clock control registers */ |
| 37 | #define BLSP1_UART2_BCR (0x3028) |
| 38 | #define BLSP1_UART2_APPS_CBCR (0x302C) |
| 39 | #define BLSP1_UART2_APPS_CMD_RCGR (0x3034) |
| 40 | #define BLSP1_UART2_APPS_CFG_RCGR (0x3038) |
| 41 | #define BLSP1_UART2_APPS_M (0x303C) |
| 42 | #define BLSP1_UART2_APPS_N (0x3040) |
| 43 | #define BLSP1_UART2_APPS_D (0x3044) |
| 44 | |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 45 | /* GPLL0 clock control registers */ |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 46 | #define GPLL0_STATUS_ACTIVE BIT(17) |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 47 | |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 48 | static const struct bcr_regs sdc_regs[] = { |
| 49 | { |
| 50 | .cfg_rcgr = SDCC_CFG_RCGR(1), |
| 51 | .cmd_rcgr = SDCC_CMD_RCGR(1), |
| 52 | .M = SDCC_M(1), |
| 53 | .N = SDCC_N(1), |
| 54 | .D = SDCC_D(1), |
| 55 | }, |
| 56 | { |
| 57 | .cfg_rcgr = SDCC_CFG_RCGR(2), |
| 58 | .cmd_rcgr = SDCC_CMD_RCGR(2), |
| 59 | .M = SDCC_M(2), |
| 60 | .N = SDCC_N(2), |
| 61 | .D = SDCC_D(2), |
| 62 | } |
| 63 | }; |
| 64 | |
Ramon Fried | ae29977 | 2018-05-16 12:13:39 +0300 | [diff] [blame] | 65 | static struct pll_vote_clk gpll0_vote_clk = { |
Jorge Ramirez-Ortiz | 92c1eff | 2018-01-10 11:33:49 +0100 | [diff] [blame] | 66 | .status = GPLL0_STATUS, |
| 67 | .status_bit = GPLL0_STATUS_ACTIVE, |
| 68 | .ena_vote = APCS_GPLL_ENA_VOTE, |
Ramon Fried | ae29977 | 2018-05-16 12:13:39 +0300 | [diff] [blame] | 69 | .vote_bit = BIT(0), |
Jorge Ramirez-Ortiz | 92c1eff | 2018-01-10 11:33:49 +0100 | [diff] [blame] | 70 | }; |
| 71 | |
Ramon Fried | ae29977 | 2018-05-16 12:13:39 +0300 | [diff] [blame] | 72 | static struct vote_clk gcc_blsp1_ahb_clk = { |
| 73 | .cbcr_reg = BLSP1_AHB_CBCR, |
| 74 | .ena_vote = APCS_CLOCK_BRANCH_ENA_VOTE, |
| 75 | .vote_bit = BIT(10), |
| 76 | }; |
| 77 | |
Jorge Ramirez-Ortiz | 92c1eff | 2018-01-10 11:33:49 +0100 | [diff] [blame] | 78 | /* SDHCI */ |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 79 | static int clk_init_sdc(struct msm_clk_priv *priv, int slot, uint rate) |
| 80 | { |
Caleb Connolly | 397c84f | 2023-11-07 12:41:05 +0000 | [diff] [blame] | 81 | int div = 15; /* 100MHz default */ |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 82 | |
| 83 | if (rate == 200000000) |
| 84 | div = 4; |
| 85 | |
| 86 | clk_enable_cbc(priv->base + SDCC_AHB_CBCR(slot)); |
| 87 | /* 800Mhz/div, gpll0 */ |
| 88 | clk_rcg_set_rate_mnd(priv->base, &sdc_regs[slot], div, 0, 0, |
Caleb Connolly | fbacc67 | 2023-11-07 12:41:04 +0000 | [diff] [blame] | 89 | CFG_CLK_SRC_GPLL0, 8); |
Ramon Fried | ae29977 | 2018-05-16 12:13:39 +0300 | [diff] [blame] | 90 | clk_enable_gpll0(priv->base, &gpll0_vote_clk); |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 91 | clk_enable_cbc(priv->base + SDCC_APPS_CBCR(slot)); |
| 92 | |
| 93 | return rate; |
| 94 | } |
| 95 | |
| 96 | static const struct bcr_regs uart2_regs = { |
| 97 | .cfg_rcgr = BLSP1_UART2_APPS_CFG_RCGR, |
| 98 | .cmd_rcgr = BLSP1_UART2_APPS_CMD_RCGR, |
| 99 | .M = BLSP1_UART2_APPS_M, |
| 100 | .N = BLSP1_UART2_APPS_N, |
| 101 | .D = BLSP1_UART2_APPS_D, |
| 102 | }; |
| 103 | |
Jorge Ramirez-Ortiz | 92c1eff | 2018-01-10 11:33:49 +0100 | [diff] [blame] | 104 | /* UART: 115200 */ |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 105 | static int clk_init_uart(struct msm_clk_priv *priv) |
| 106 | { |
Ramon Fried | ae29977 | 2018-05-16 12:13:39 +0300 | [diff] [blame] | 107 | /* Enable AHB clock */ |
| 108 | clk_enable_vote_clk(priv->base, &gcc_blsp1_ahb_clk); |
| 109 | |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 110 | /* 7372800 uart block clock @ GPLL0 */ |
| 111 | clk_rcg_set_rate_mnd(priv->base, &uart2_regs, 1, 144, 15625, |
Caleb Connolly | fbacc67 | 2023-11-07 12:41:04 +0000 | [diff] [blame] | 112 | CFG_CLK_SRC_GPLL0, 16); |
Ramon Fried | ae29977 | 2018-05-16 12:13:39 +0300 | [diff] [blame] | 113 | |
| 114 | /* Vote for gpll0 clock */ |
| 115 | clk_enable_gpll0(priv->base, &gpll0_vote_clk); |
| 116 | |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 117 | /* Enable core clk */ |
| 118 | clk_enable_cbc(priv->base + BLSP1_UART2_APPS_CBCR); |
| 119 | |
| 120 | return 0; |
| 121 | } |
| 122 | |
Caleb Connolly | 10a0abb | 2023-11-07 12:41:03 +0000 | [diff] [blame] | 123 | static ulong apq8016_clk_set_rate(struct clk *clk, ulong rate) |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 124 | { |
Stephen Warren | a962243 | 2016-06-17 09:44:00 -0600 | [diff] [blame] | 125 | struct msm_clk_priv *priv = dev_get_priv(clk->dev); |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 126 | |
Stephen Warren | a962243 | 2016-06-17 09:44:00 -0600 | [diff] [blame] | 127 | switch (clk->id) { |
Mateusz Kulikowski | 2507d82 | 2016-03-31 23:12:32 +0200 | [diff] [blame] | 128 | case 0: /* SDC1 */ |
| 129 | return clk_init_sdc(priv, 0, rate); |
| 130 | break; |
| 131 | case 1: /* SDC2 */ |
| 132 | return clk_init_sdc(priv, 1, rate); |
| 133 | break; |
| 134 | case 4: /* UART2 */ |
| 135 | return clk_init_uart(priv); |
| 136 | break; |
| 137 | default: |
| 138 | return 0; |
| 139 | } |
| 140 | } |
Sumit Garg | 1d1ca6e | 2022-08-04 19:57:14 +0530 | [diff] [blame] | 141 | |
Caleb Connolly | 10a0abb | 2023-11-07 12:41:03 +0000 | [diff] [blame] | 142 | static struct msm_clk_data apq8016_clk_data = { |
| 143 | .set_rate = apq8016_clk_set_rate, |
| 144 | }; |
Konrad Dybcio | 6c0b844 | 2023-11-07 12:41:01 +0000 | [diff] [blame] | 145 | |
| 146 | static const struct udevice_id gcc_apq8016_of_match[] = { |
| 147 | { |
| 148 | .compatible = "qcom,gcc-apq8016", |
Caleb Connolly | 10a0abb | 2023-11-07 12:41:03 +0000 | [diff] [blame] | 149 | .data = (ulong)&apq8016_clk_data, |
Konrad Dybcio | 6c0b844 | 2023-11-07 12:41:01 +0000 | [diff] [blame] | 150 | }, |
| 151 | { } |
| 152 | }; |
| 153 | |
| 154 | U_BOOT_DRIVER(gcc_apq8016) = { |
| 155 | .name = "gcc_apq8016", |
| 156 | .id = UCLASS_NOP, |
| 157 | .of_match = gcc_apq8016_of_match, |
| 158 | .bind = qcom_cc_bind, |
| 159 | .flags = DM_FLAG_PRE_RELOC, |
| 160 | }; |