wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003 |
| 3 | * Denis Peter d.peter@mpl.ch |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * File: PATI.h |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
| 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | */ |
| 18 | |
| 19 | #define CONFIG_MPC555 1 /* This is an MPC555 CPU */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 20 | #define CONFIG_PATI 1 /* ...On a PATI board */ |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 21 | |
| 22 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
| 23 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 24 | /* Serial Console Configuration */ |
| 25 | #define CONFIG_5xx_CONS_SCI1 |
| 26 | #undef CONFIG_5xx_CONS_SCI2 |
| 27 | |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 28 | /* |
Jon Loeliger | beb9ff4 | 2007-07-10 09:22:23 -0500 | [diff] [blame] | 29 | * BOOTP options |
| 30 | */ |
| 31 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 32 | #define CONFIG_BOOTP_BOOTPATH |
| 33 | #define CONFIG_BOOTP_GATEWAY |
| 34 | #define CONFIG_BOOTP_HOSTNAME |
| 35 | |
Jon Loeliger | beb9ff4 | 2007-07-10 09:22:23 -0500 | [diff] [blame] | 36 | /* |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 37 | * Command line configuration. |
| 38 | */ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 39 | #define CONFIG_CMD_REGINFO |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 40 | #define CONFIG_CMD_REGINFO |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 41 | #define CONFIG_CMD_EEPROM |
| 42 | #define CONFIG_CMD_IRQ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 43 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 44 | #define CONFIG_BOOTCOMMAND "" /* autoboot command */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 45 | |
| 46 | #define CONFIG_BOOTARGS "" /* */ |
| 47 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 48 | #define CONFIG_WATCHDOG /* turn on platform specific watchdog */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 49 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 50 | #define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */ |
| 51 | |
| 52 | /* |
| 53 | * Miscellaneous configurable options |
| 54 | */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 55 | #define CONFIG_PREBOOT |
| 56 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 57 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 58 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 59 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 60 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 61 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 62 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 63 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 64 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 65 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 66 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | #define CONFIG_SYS_MEMTEST_START 0x00010000 /* memtest works on */ |
| 68 | #define CONFIG_SYS_MEMTEST_END 0x00A00000 /* 10 MB in SRAM */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 69 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 70 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 71 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 } |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 73 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 74 | /*********************************************************************** |
| 75 | * Last Stage Init |
| 76 | ***********************************************************************/ |
| 77 | #define CONFIG_LAST_STAGE_INIT |
| 78 | |
| 79 | /* |
| 80 | * Low Level Configuration Settings |
| 81 | */ |
| 82 | |
| 83 | /* |
| 84 | * Internal Memory Mapped (This is not the IMMR content) |
| 85 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 86 | #define CONFIG_SYS_IMMR 0x01C00000 /* Physical start adress of internal memory map */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 87 | |
| 88 | /* |
| 89 | * Definitions for initial stack pointer and data area |
| 90 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 92 | #define CONFIG_SYS_INIT_RAM_SIZE (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 93 | #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_RAM_ADDR) - GENERATED_GBL_DATA_SIZE) /* Offset from the beginning of ram */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_IMMR + 0x03fa000) /* Physical start adress of inital stack */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 95 | /* |
| 96 | * Start addresses for the final memory configuration |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 97 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 98 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */ |
| 100 | #define CONFIG_SYS_FLASH_BASE 0xffC00000 /* External flash */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 101 | #define PCI_BASE 0x03000000 /* PCI Base (CS2) */ |
| 102 | #define PCI_CONFIG_BASE 0x04000000 /* PCI & PLD (CS3) */ |
| 103 | #define PLD_CONFIG_BASE 0x04001000 /* PLD (CS3) */ |
| 104 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 105 | #define CONFIG_SYS_MONITOR_BASE 0xFFF00000 |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 106 | /* CONFIG_SYS_FLASH_BASE */ /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 107 | /* This adress is given to the linker with -Ttext to */ |
| 108 | /* locate the text section at this adress. */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 192 kB for Monitor */ |
| 110 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 111 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 112 | #define CONFIG_SYS_RESET_ADDRESS (PLD_CONFIG_BASE + 0x10) /* Adress which causes reset */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 113 | |
| 114 | /* |
| 115 | * For booting Linux, the board info and command line data |
| 116 | * have to be in the first 8 MB of memory, since this is |
| 117 | * the maximum mapped by the Linux kernel during initialization. |
| 118 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 119 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 120 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 121 | /*----------------------------------------------------------------------- |
| 122 | * FLASH organization |
| 123 | *----------------------------------------------------------------------- |
| 124 | * |
| 125 | */ |
| 126 | |
David Müller | 379f3b7 | 2011-12-22 13:38:22 +0100 | [diff] [blame] | 127 | #define CONFIG_SYS_FLASH_PROTECTION |
| 128 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 129 | |
| 130 | #define CONFIG_SYS_FLASH_CFI |
| 131 | #define CONFIG_FLASH_CFI_DRIVER |
| 132 | |
| 133 | #define CONFIG_FLASH_SHOW_PROGRESS 45 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 134 | |
David Müller | 379f3b7 | 2011-12-22 13:38:22 +0100 | [diff] [blame] | 135 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 136 | #define CONFIG_SYS_MAX_FLASH_SECT 128 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 137 | |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 138 | #define CONFIG_ENV_IS_IN_EEPROM |
| 139 | #ifdef CONFIG_ENV_IS_IN_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 140 | #define CONFIG_ENV_OFFSET 0 |
| 141 | #define CONFIG_ENV_SIZE 2048 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 142 | #endif |
| 143 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 144 | #undef CONFIG_ENV_IS_IN_FLASH |
| 145 | #ifdef CONFIG_ENV_IS_IN_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 146 | #define CONFIG_ENV_SIZE 0x00002000 /* Set whole sector as env */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | #define CONFIG_ENV_OFFSET ((0 - CONFIG_SYS_FLASH_BASE) - CONFIG_ENV_SIZE) /* Environment starts at this adress */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 148 | #endif |
| 149 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 150 | #define CONFIG_SPI 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 151 | #define CONFIG_SYS_SPI_CS_USED 0x09 /* CS0 and CS3 are used */ |
| 152 | #define CONFIG_SYS_SPI_CS_BASE 0x08 /* CS3 is active low */ |
| 153 | #define CONFIG_SYS_SPI_CS_ACT 0x00 /* CS3 is active low */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 154 | /*----------------------------------------------------------------------- |
| 155 | * SYPCR - System Protection Control |
| 156 | * SYPCR can only be written once after reset! |
| 157 | *----------------------------------------------------------------------- |
| 158 | * SW Watchdog freeze |
| 159 | */ |
| 160 | #undef CONFIG_WATCHDOG |
| 161 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 162 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 163 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 164 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 165 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 166 | SYPCR_SWP) |
| 167 | #endif /* CONFIG_WATCHDOG */ |
| 168 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 169 | /*----------------------------------------------------------------------- |
| 170 | * TBSCR - Time Base Status and Control |
| 171 | *----------------------------------------------------------------------- |
| 172 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 173 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 175 | |
| 176 | /*----------------------------------------------------------------------- |
| 177 | * PISCR - Periodic Interrupt Status and Control |
| 178 | *----------------------------------------------------------------------- |
| 179 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 180 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 182 | |
| 183 | /*----------------------------------------------------------------------- |
| 184 | * SCCR - System Clock and reset Control Register |
| 185 | *----------------------------------------------------------------------- |
| 186 | * Set clock output, timebase and RTC source and divider, |
| 187 | * power management and some other internal clocks |
| 188 | */ |
| 189 | #define SCCR_MASK SCCR_EBDF00 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 191 | SCCR_COM01 | SCCR_DFNL000 | SCCR_DFNH000) |
| 192 | |
| 193 | /*----------------------------------------------------------------------- |
| 194 | * SIUMCR - SIU Module Configuration |
| 195 | *----------------------------------------------------------------------- |
| 196 | * Data show cycle |
| 197 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 198 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_EARB | SIUMCR_GPC01 | SIUMCR_MLRC11) /* Disable data show cycle */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 199 | |
| 200 | /*----------------------------------------------------------------------- |
| 201 | * PLPRCR - PLL, Low-Power, and Reset Control Register |
| 202 | *----------------------------------------------------------------------- |
| 203 | * Set all bits to 40 Mhz |
| 204 | * |
| 205 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 207 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 208 | #define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 209 | |
| 210 | /*----------------------------------------------------------------------- |
| 211 | * UMCR - UIMB Module Configuration Register |
| 212 | *----------------------------------------------------------------------- |
| 213 | * |
| 214 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 216 | |
| 217 | /*----------------------------------------------------------------------- |
| 218 | * ICTRL - I-Bus Support Control Register |
| 219 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 220 | #define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 221 | |
| 222 | /*----------------------------------------------------------------------- |
| 223 | * USIU - Memory Controller Register |
| 224 | *----------------------------------------------------------------------- |
| 225 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16 | BR_SETA) |
| 227 | #define CONFIG_SYS_OR0_PRELIM (0xffc00000) /* SCY is not used if external TA is set */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 228 | /* SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 229 | #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA) |
| 230 | #define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FF) /* SCY is not used if external TA is set */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 231 | /* PCI */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 232 | #define CONFIG_SYS_BR2_PRELIM (PCI_BASE | BR_V | BR_PS_32 | BR_SETA) |
| 233 | #define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 234 | /* config registers: */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 235 | #define CONFIG_SYS_BR3_PRELIM (PCI_CONFIG_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA) |
| 236 | #define CONFIG_SYS_OR3_PRELIM (0xffff0000) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 237 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 238 | #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 239 | |
| 240 | /*----------------------------------------------------------------------- |
| 241 | * DER - Timer Decrementer |
| 242 | *----------------------------------------------------------------------- |
| 243 | * Initialise to zero |
| 244 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 245 | #define CONFIG_SYS_DER 0x00000000 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 246 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 247 | #endif /* __CONFIG_H */ |