blob: b1a5184b689859729997a3c6be141ed2b525c482 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simeke60148d2014-01-14 14:21:52 +01002/*
Michal Simek98d0f1f2018-01-17 07:37:47 +01003 * (C) Copyright 2014 - 2017 Xilinx, Inc. Michal Simek
Michal Simeke60148d2014-01-14 14:21:52 +01004 */
5#include <common.h>
Simon Glass091f6a32015-10-17 19:41:22 -06006#include <debug_uart.h>
Simon Glassf11478f2019-12-28 10:45:07 -07007#include <hang.h>
Simon Glass2dc9c342020-05-10 11:40:01 -06008#include <image.h>
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060010#include <log.h>
Michal Simeke60148d2014-01-14 14:21:52 +010011#include <spl.h>
12
13#include <asm/io.h>
Michal Simek162c6372014-08-11 14:03:15 +020014#include <asm/spl.h>
Simon Glass122216d2015-10-17 19:41:21 -060015#include <asm/arch/hardware.h>
Michal Simeke60148d2014-01-14 14:21:52 +010016#include <asm/arch/sys_proto.h>
Michal Simek85dc76a2017-11-08 16:14:47 +010017#include <asm/arch/ps7_init_gpl.h>
Michal Simeke60148d2014-01-14 14:21:52 +010018
Michal Simeke60148d2014-01-14 14:21:52 +010019void board_init_f(ulong dummy)
20{
21 ps7_init();
22
Michal Simeke60148d2014-01-14 14:21:52 +010023 arch_cpu_init();
Michal Simeke533ad22018-04-19 12:36:48 +020024
25#ifdef CONFIG_DEBUG_UART
26 /* Uart debug for sure */
27 debug_uart_init();
28 puts("Debug uart enabled\n"); /* or printch() */
29#endif
Michal Simeke60148d2014-01-14 14:21:52 +010030}
31
Michal Simeka831f1f2014-04-25 12:15:40 +020032#ifdef CONFIG_SPL_BOARD_INIT
33void spl_board_init(void)
34{
Simon Glasse04843d2015-10-19 06:50:02 -060035 preloader_console_init();
Michal Simek1aab1142020-09-09 14:41:56 +020036#if defined(CONFIG_ARCH_EARLY_INIT_R) && defined(CONFIG_SPL_FPGA)
Luis Araneda7d9405a2018-07-19 03:10:18 -040037 arch_early_init_r();
38#endif
Michal Simeka831f1f2014-04-25 12:15:40 +020039 board_init();
40}
41#endif
42
Michal Simeke60148d2014-01-14 14:21:52 +010043u32 spl_boot_device(void)
44{
45 u32 mode;
46
47 switch ((zynq_slcr_get_boot_mode()) & ZYNQ_BM_MASK) {
Simon Glassa5820472021-08-08 12:20:14 -060048#ifdef CONFIG_SPL_SPI
Michal Simeke60148d2014-01-14 14:21:52 +010049 case ZYNQ_BM_QSPI:
Michal Simeke60148d2014-01-14 14:21:52 +010050 mode = BOOT_DEVICE_SPI;
51 break;
52#endif
Michal Simek25830022015-01-13 16:04:10 +010053 case ZYNQ_BM_NAND:
54 mode = BOOT_DEVICE_NAND;
55 break;
56 case ZYNQ_BM_NOR:
57 mode = BOOT_DEVICE_NOR;
58 break;
Simon Glassb58bfe02021-08-08 12:20:09 -060059#ifdef CONFIG_SPL_MMC
Michal Simeke60148d2014-01-14 14:21:52 +010060 case ZYNQ_BM_SD:
Michal Simeke60148d2014-01-14 14:21:52 +010061 mode = BOOT_DEVICE_MMC1;
62 break;
63#endif
Michal Simek25830022015-01-13 16:04:10 +010064 case ZYNQ_BM_JTAG:
65 mode = BOOT_DEVICE_RAM;
66 break;
Michal Simeke60148d2014-01-14 14:21:52 +010067 default:
68 puts("Unsupported boot mode selected\n");
69 hang();
70 }
71
72 return mode;
73}
74
Michal Simeke60148d2014-01-14 14:21:52 +010075#ifdef CONFIG_SPL_OS_BOOT
76int spl_start_uboot(void)
77{
78 /* boot linux */
79 return 0;
80}
81#endif
Masahiro Yamadac2d10792014-05-12 12:18:30 +090082
Michal Simek42c8c412016-05-10 07:55:52 +020083void spl_board_prepare_for_boot(void)
84{
85 ps7_post_config();
86 debug("SPL bye\n");
87}