blob: d5301071166627a05099e35c05dae3bbdff4405b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ilko Iliev61fdb732009-06-12 21:20:39 +02002/*
3 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Ilko Iliev61fdb732009-06-12 21:20:39 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 * Ilko Iliev <www.ronetix.at>
7 *
8 * Configuation settings for the RONETIX PM9261 board.
Ilko Iliev61fdb732009-06-12 21:20:39 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Asen Dimov6a595142011-07-26 04:48:41 +000014/*
15 * SoC must be defined first, before hardware.h is included.
16 * In this case SoC is defined in boards.cfg.
17 */
18
19#include <asm/hardware.h>
Ilko Iliev61fdb732009-06-12 21:20:39 +020020/* ARM asynchronous clock */
Ilko Iliev61fdb732009-06-12 21:20:39 +020021
Ilko Iliev61fdb732009-06-12 21:20:39 +020022#define MASTER_PLL_DIV 15
23#define MASTER_PLL_MUL 162
24#define MAIN_PLL_DIV 2
Asen Dimov6a595142011-07-26 04:48:41 +000025#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
Achim Ehrlich443873d2010-02-24 10:29:16 +010026#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000
Ilko Iliev61fdb732009-06-12 21:20:39 +020027
Ilko Iliev61fdb732009-06-12 21:20:39 +020028/* clocks */
29/* CKGR_MOR - enable main osc. */
30#define CONFIG_SYS_MOR_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +030031 (AT91_PMC_MOR_MOSCEN | \
Ilko Iliev61fdb732009-06-12 21:20:39 +020032 (255 << 8)) /* Main Oscillator Start-up Time */
33#define CONFIG_SYS_PLLAR_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +030034 (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \
35 AT91_PMC_PLLXR_OUT(3) | \
Ilko Iliev61fdb732009-06-12 21:20:39 +020036 ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
37
38/* PCK/2 = MCK Master Clock from PLLA */
39#define CONFIG_SYS_MCKR1_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +030040 (AT91_PMC_MCKR_CSS_SLOW | \
41 AT91_PMC_MCKR_PRES_1 | \
Bo Shene55550e2013-11-15 11:12:33 +080042 AT91_PMC_MCKR_MDIV_2)
Ilko Iliev61fdb732009-06-12 21:20:39 +020043
44/* PCK/2 = MCK Master Clock from PLLA */
45#define CONFIG_SYS_MCKR2_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +030046 (AT91_PMC_MCKR_CSS_PLLA | \
47 AT91_PMC_MCKR_PRES_1 | \
Bo Shene55550e2013-11-15 11:12:33 +080048 AT91_PMC_MCKR_MDIV_2)
Ilko Iliev61fdb732009-06-12 21:20:39 +020049
50/* define PDC[31:16] as DATA[31:16] */
51#define CONFIG_SYS_PIOC_PDR_VAL1 0xFFFF0000
52/* no pull-up for D[31:16] */
53#define CONFIG_SYS_PIOC_PPUDR_VAL 0xFFFF0000
54
55/* EBI_CSA, no pull-ups for D[15:0], CS1 SDRAM, CS3 NAND Flash */
56#define CONFIG_SYS_MATRIX_EBICSA_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +030057 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_EBI_CS1A)
Ilko Iliev61fdb732009-06-12 21:20:39 +020058
59/* SDRAM */
60/* SDRAMC_MR Mode register */
61#define CONFIG_SYS_SDRC_MR_VAL1 AT91_SDRAMC_MODE_NORMAL
62/* SDRAMC_TR - Refresh Timer register */
63#define CONFIG_SYS_SDRC_TR_VAL1 0x13C
64/* SDRAMC_CR - Configuration register*/
65#define CONFIG_SYS_SDRC_CR_VAL \
66 (AT91_SDRAMC_NC_9 | \
67 AT91_SDRAMC_NR_13 | \
68 AT91_SDRAMC_NB_4 | \
69 AT91_SDRAMC_CAS_3 | \
70 AT91_SDRAMC_DBW_32 | \
71 (1 << 8) | /* Write Recovery Delay */ \
72 (7 << 12) | /* Row Cycle Delay */ \
73 (3 << 16) | /* Row Precharge Delay */ \
74 (2 << 20) | /* Row to Column Delay */ \
75 (5 << 24) | /* Active to Precharge Delay */ \
76 (1 << 28)) /* Exit Self Refresh to Active Delay */
77
78/* Memory Device Register -> SDRAM */
79#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
80#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
81#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
82#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
83#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
84#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
85#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
86#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
87#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
88#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
89#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
90#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
91#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
92#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
93#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
94#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
95#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
96#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
97
98/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
99#define CONFIG_SYS_SMC0_SETUP0_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +0300100 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
101 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
Ilko Iliev61fdb732009-06-12 21:20:39 +0200102#define CONFIG_SYS_SMC0_PULSE0_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +0300103 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
104 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
Ilko Iliev61fdb732009-06-12 21:20:39 +0200105#define CONFIG_SYS_SMC0_CYCLE0_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +0300106 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
Ilko Iliev61fdb732009-06-12 21:20:39 +0200107#define CONFIG_SYS_SMC0_MODE0_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +0300108 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
109 AT91_SMC_MODE_DBW_16 | \
110 AT91_SMC_MODE_TDF | \
111 AT91_SMC_MODE_TDF_CYCLE(6))
Ilko Iliev61fdb732009-06-12 21:20:39 +0200112
113/* user reset enable */
114#define CONFIG_SYS_RSTC_RMR_VAL \
115 (AT91_RSTC_KEY | \
Asen Dimov9128acd2010-04-06 16:18:04 +0300116 AT91_RSTC_CR_PROCRST | \
117 AT91_RSTC_MR_ERSTL(1) | \
118 AT91_RSTC_MR_ERSTL(2))
Ilko Iliev61fdb732009-06-12 21:20:39 +0200119
120/* Disable Watchdog */
121#define CONFIG_SYS_WDTC_WDMR_VAL \
Asen Dimov9128acd2010-04-06 16:18:04 +0300122 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
123 AT91_WDT_MR_WDV(0xfff) | \
124 AT91_WDT_MR_WDDIS | \
125 AT91_WDT_MR_WDD(0xfff))
Ilko Iliev61fdb732009-06-12 21:20:39 +0200126
Ilko Iliev61fdb732009-06-12 21:20:39 +0200127/*
128 * Hardware drivers
129 */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200130
131/* LCD */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200132#define LCD_BPP LCD_COLOR8
133#define CONFIG_LCD_LOGO 1
134#undef LCD_TEST_PATTERN
135#define CONFIG_LCD_INFO 1
136#define CONFIG_LCD_INFO_BELOW_LOGO 1
Ilko Iliev61fdb732009-06-12 21:20:39 +0200137#define CONFIG_ATMEL_LCD 1
138#define CONFIG_ATMEL_LCD_BGR555 1
Ilko Iliev61fdb732009-06-12 21:20:39 +0200139
Ilko Iliev61fdb732009-06-12 21:20:39 +0200140/*
141 * BOOTP options
142 */
143#define CONFIG_BOOTP_BOOTFILESIZE 1
Ilko Iliev61fdb732009-06-12 21:20:39 +0200144
Ilko Iliev61fdb732009-06-12 21:20:39 +0200145/* SDRAM */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200146#define PHYS_SDRAM 0x20000000
147#define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
148
Ilko Iliev61fdb732009-06-12 21:20:39 +0200149/* NAND flash */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200150#define CONFIG_SYS_MAX_NAND_DEVICE 1
151#define CONFIG_SYS_NAND_BASE 0x40000000
152#define CONFIG_SYS_NAND_DBW_8 1
153/* our ALE is AD22 */
154#define CONFIG_SYS_NAND_MASK_ALE (1 << 22)
155/* our CLE is AD21 */
156#define CONFIG_SYS_NAND_MASK_CLE (1 << 21)
Andreas Bießmanna4c24d32013-11-29 12:13:45 +0100157#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PC(14)
158#define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PA(16)
Ilko Iliev61fdb732009-06-12 21:20:39 +0200159
Ilko Iliev61fdb732009-06-12 21:20:39 +0200160/* NOR flash */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200161#define PHYS_FLASH_1 0x10000000
162#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
163#define CONFIG_SYS_MAX_FLASH_SECT 256
164#define CONFIG_SYS_MAX_FLASH_BANKS 1
165
Ilko Iliev61fdb732009-06-12 21:20:39 +0200166/* USB */
167#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +0800168#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Ilko Iliev61fdb732009-06-12 21:20:39 +0200169#define CONFIG_USB_OHCI_NEW 1
Ilko Iliev61fdb732009-06-12 21:20:39 +0200170#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
171#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000
172#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261"
173#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Ilko Iliev61fdb732009-06-12 21:20:39 +0200174
Ilko Iliev61fdb732009-06-12 21:20:39 +0200175#undef CONFIG_SYS_USE_DATAFLASH_CS0
176#undef CONFIG_SYS_USE_NANDFLASH
177#define CONFIG_SYS_USE_FLASH 1
178
179#ifdef CONFIG_SYS_USE_DATAFLASH_CS0
180
181/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Wenyou.Yang@microchip.com8f2bbde2017-07-21 17:04:56 +0800182#define CONFIG_BOOTCOMMAND "sf probe 0; " \
183 "sf read 0x22000000 0x84000 0x210000; " \
184 "bootm 0x22000000"
Ilko Iliev61fdb732009-06-12 21:20:39 +0200185
186#elif defined(CONFIG_SYS_USE_NANDFLASH) /* CONFIG_SYS_USE_NANDFLASH */
187
188/* bootstrap + u-boot + env + linux in nandflash */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200189#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm"
Ilko Iliev61fdb732009-06-12 21:20:39 +0200190
191#elif defined (CONFIG_SYS_USE_FLASH)
Ilko Iliev61fdb732009-06-12 21:20:39 +0200192/* JFFS Partition offset set */
193#define CONFIG_SYS_JFFS2_FIRST_BANK 0
194#define CONFIG_SYS_JFFS2_NUM_BANKS 1
195
196/* 512k reserved for u-boot */
197#define CONFIG_SYS_JFFS2_FIRST_SECTOR 11
198
199#define CONFIG_BOOTCOMMAND "run flashboot"
200
Ilko Iliev61fdb732009-06-12 21:20:39 +0200201#define CONFIG_CON_ROT "fbcon=rotate:3 "
Ilko Iliev61fdb732009-06-12 21:20:39 +0200202
203#define CONFIG_EXTRA_ENV_SETTINGS \
Tom Rini5ad8e112017-10-22 17:55:07 -0400204 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
205 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Ilko Iliev61fdb732009-06-12 21:20:39 +0200206 "partition=nand0,0\0" \
207 "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \
208 "nfsargs=setenv bootargs root=/dev/nfs rw " \
209 CONFIG_CON_ROT \
210 "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \
211 "addip=setenv bootargs $(bootargs) " \
212 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\
213 ":$(hostname):eth0:off\0" \
214 "ramboot=tftpboot 0x22000000 vmImage;" \
215 "run ramargs;run addip;bootm 22000000\0" \
216 "nfsboot=tftpboot 0x22000000 vmImage;" \
217 "run nfsargs;run addip;bootm 22000000\0" \
218 "flashboot=run ramargs;run addip;bootm 0x10050000\0" \
219 ""
220#else
221#error "Undefined memory device"
222#endif
223
Asen Dimov5aae7462010-12-12 12:41:30 +0200224#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
Wenyou.Yang@microchip.com8f2bbde2017-07-21 17:04:56 +0800225#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - \
Asen Dimov5aae7462010-12-12 12:41:30 +0200226 GENERATED_GBL_DATA_SIZE)
227
Ilko Iliev61fdb732009-06-12 21:20:39 +0200228#endif