blob: 3867f7a0915af503bc3760a227bd321f06b1a104 [file] [log] [blame]
Magnus Lilja6eeb6f72009-07-01 01:07:55 +02001/*
2 * (C) Copyright 2008 Magnus Lilja <lilja.magnus@gmail.com>
3 *
4 * (C) Copyright 2004
5 * Texas Instruments.
6 * Richard Woodruff <r-woodruff2@ti.com>
7 * Kshitij Gupta <kshitij@ti.com>
8 *
9 * Configuration settings for the Freescale i.MX31 PDK board.
10 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020011 * SPDX-License-Identifier: GPL-2.0+
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020012 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
Stefano Babic78129d92011-03-14 15:43:56 +010017#include <asm/arch/imx-regs.h>
Magnus Lilja9828d352010-01-17 17:46:11 +010018
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020019/* High Level Configuration Options */
Masahiro Yamadaa8b4c8c2014-11-06 14:59:37 +090020#define CONFIG_MX31 /* This is a mx31 */
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020021
Fabio Estevam7fa7df32011-04-26 11:04:37 +000022#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
23#define CONFIG_SETUP_MEMORY_TAGS
24#define CONFIG_INITRD_TAG
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020025
Fabio Estevam01bc4b42011-09-22 08:07:14 +000026#define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS
27
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000028#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000029#define CONFIG_SPL_MAX_SIZE 2048
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000030
31#define CONFIG_SPL_TEXT_BASE 0x87dc0000
32#define CONFIG_SYS_TEXT_BASE 0x87e00000
33
34#ifndef CONFIG_SPL_BUILD
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020035#define CONFIG_SKIP_LOWLEVEL_INIT
Magnus Lilja24f8b412009-07-04 10:31:24 +020036#endif
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020037
38/*
39 * Size of malloc() pool
40 */
Magnus Lilja9828d352010-01-17 17:46:11 +010041#define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024)
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020042
43/*
44 * Hardware drivers
45 */
46
Fabio Estevam7fa7df32011-04-26 11:04:37 +000047#define CONFIG_MXC_UART
Stefano Babic1ca47d92011-11-22 15:22:39 +010048#define CONFIG_MXC_UART_BASE UART1_BASE
Stefano Babic5fed0b82011-09-07 10:51:43 +000049#define CONFIG_MXC_GPIO
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020050
Fabio Estevam7fa7df32011-04-26 11:04:37 +000051#define CONFIG_HARD_SPI
52#define CONFIG_MXC_SPI
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020053#define CONFIG_DEFAULT_SPI_BUS 1
Stefano Babic4c596992010-08-23 20:41:19 +020054#define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020055
Stefano Babic3d4088e2011-10-08 11:04:22 +020056/* PMIC Controller */
Łukasz Majewski1b6d9ed2012-11-13 03:22:14 +000057#define CONFIG_POWER
58#define CONFIG_POWER_SPI
59#define CONFIG_POWER_FSL
Stefano Babice0432032010-04-16 17:11:19 +020060#define CONFIG_FSL_PMIC_BUS 1
61#define CONFIG_FSL_PMIC_CS 2
62#define CONFIG_FSL_PMIC_CLK 1000000
Stefano Babic4c596992010-08-23 20:41:19 +020063#define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH)
Stefano Babic3d4088e2011-10-08 11:04:22 +020064#define CONFIG_FSL_PMIC_BITLEN 32
Fabio Estevam3f8d1782011-10-24 06:44:15 +000065#define CONFIG_RTC_MC13XXX
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020066
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020067/* allow to overwrite serial and ethaddr */
68#define CONFIG_ENV_OVERWRITE
69#define CONFIG_CONS_INDEX 1
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020070
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020071#define CONFIG_EXTRA_ENV_SETTINGS \
72 "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \
73 "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \
74 "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \
75 "bootcmd=run bootcmd_net\0" \
76 "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \
Magnus Lilja9828d352010-01-17 17:46:11 +010077 "tftpboot 0x81000000 uImage-mx31; bootm\0" \
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +000078 "prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; " \
Magnus Lilja9828d352010-01-17 17:46:11 +010079 "nand erase 0x0 0x40000; " \
80 "nand write 0x81000000 0x0 0x40000\0"
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020081
Fabio Estevam7fa7df32011-04-26 11:04:37 +000082#define CONFIG_SMC911X
Ben Warrenfbfdd3a2009-07-20 22:01:11 -070083#define CONFIG_SMC911X_BASE 0xB6000000
Fabio Estevam7fa7df32011-04-26 11:04:37 +000084#define CONFIG_SMC911X_32_BIT
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020085
86/*
87 * Miscellaneous configurable options
88 */
89#define CONFIG_SYS_LONGHELP /* undef to save memory */
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020090
91/* memtest works on */
92#define CONFIG_SYS_MEMTEST_START 0x80000000
Fabio Estevam4fc03742012-02-09 14:25:07 +000093#define CONFIG_SYS_MEMTEST_END 0x80010000
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020094
95/* default load address */
96#define CONFIG_SYS_LOAD_ADDR 0x81000000
97
Fabio Estevam7fa7df32011-04-26 11:04:37 +000098#define CONFIG_CMDLINE_EDITING
Magnus Lilja6eeb6f72009-07-01 01:07:55 +020099
100/*-----------------------------------------------------------------------
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200101 * Physical Memory Map
102 */
103#define CONFIG_NR_DRAM_BANKS 1
104#define PHYS_SDRAM_1 CSD0_BASE
105#define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024)
106
Fabio Estevam66a8b4d2011-02-09 01:17:55 +0000107#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
108#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
109#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
Fabio Estevame072a8a2011-07-04 09:29:46 +0000110#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
111 GENERATED_GBL_DATA_SIZE)
112#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +0000113 CONFIG_SYS_INIT_RAM_SIZE)
Fabio Estevam66a8b4d2011-02-09 01:17:55 +0000114
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900115/*
116 * environment organization
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200117 */
Magnus Lilja9828d352010-01-17 17:46:11 +0100118#define CONFIG_ENV_OFFSET 0x40000
119#define CONFIG_ENV_OFFSET_REDUND 0x60000
120#define CONFIG_ENV_SIZE (128 * 1024)
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200121
Magnus Lilja9828d352010-01-17 17:46:11 +0100122/*
123 * NAND driver
124 */
125#define CONFIG_NAND_MXC
126#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR
127#define CONFIG_SYS_MAX_NAND_DEVICE 1
128#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR
129#define CONFIG_MXC_NAND_HWECC
130#define CONFIG_SYS_NAND_LARGEPAGE
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200131
Magnus Lilja24f8b412009-07-04 10:31:24 +0200132/* NAND configuration for the NAND_SPL */
133
Bin Meng75574052016-02-05 19:30:11 -0800134/* Start copying real U-Boot from the second page */
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +0000135#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
136#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x3f800
Magnus Lilja24f8b412009-07-04 10:31:24 +0200137/* Load U-Boot to this address */
Benoît Thébaudeauefb7c002013-04-11 09:35:51 +0000138#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
Magnus Lilja24f8b412009-07-04 10:31:24 +0200139#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
140
141#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
142#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
143#define CONFIG_SYS_NAND_PAGE_COUNT 64
144#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
145#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
146
Magnus Lilja24f8b412009-07-04 10:31:24 +0200147/* Configuration of lowlevel_init.S (clocks and SDRAM) */
148#define CCM_CCMR_SETUP 0x074B0BF5
Benoît Thébaudeaua83d2a92012-08-14 08:43:07 +0000149#define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \
150 PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \
151 PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \
152 PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0))
153#define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \
Magnus Lilja24f8b412009-07-04 10:31:24 +0200154 PLL_MFN(12))
155
156#define ESDMISC_MDDR_SETUP 0x00000004
157#define ESDMISC_MDDR_RESET_DL 0x0000000c
158#define ESDCFG0_MDDR_SETUP 0x006ac73a
159
160#define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2))
161#define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \
162 ESDCTL_DSIZ(2) | ESDCTL_BL(1))
163#define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE)
164#define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH)
165#define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG)
166#define ESDCTL_RW ESDCTL_SETTINGS
167
Magnus Lilja6eeb6f72009-07-01 01:07:55 +0200168#endif /* __CONFIG_H */