blob: 115b5936684f9c582bcef03a27e79033cb684178 [file] [log] [blame]
Stefan Roese03915772014-10-22 12:13:18 +02001/*
Stefan Roese114bba62015-12-03 12:39:45 +01002 * Copyright (C) 2014-2015 Stefan Roese <sr@denx.de>
Stefan Roese03915772014-10-22 12:13:18 +02003 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef _CONFIG_DB_MV7846MP_GP_H
8#define _CONFIG_DB_MV7846MP_GP_H
9
10/*
11 * High Level Configuration Options (easy to change)
12 */
Stefan Roesef3679a32015-01-19 11:33:46 +010013#define CONFIG_DB_784MP_GP /* Board target name for DDR training */
14
Stefan Roese03915772014-10-22 12:13:18 +020015#define CONFIG_DISPLAY_BOARDINFO_LATE
16
Stefan Roese3dbf35c2015-08-06 14:27:36 +020017/*
18 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
19 * for DDR ECC byte filling in the SPL before loading the main
20 * U-Boot into it.
21 */
Stefan Roese03915772014-10-22 12:13:18 +020022#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
23
Stefan Roese03915772014-10-22 12:13:18 +020024/* I2C */
25#define CONFIG_SYS_I2C
26#define CONFIG_SYS_I2C_MVTWSI
Paul Kocialkowski2fae3e72015-04-10 23:09:51 +020027#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese03915772014-10-22 12:13:18 +020028#define CONFIG_SYS_I2C_SLAVE 0x0
29#define CONFIG_SYS_I2C_SPEED 100000
30
Stefan Roese58613c72015-07-22 18:05:43 +020031/* USB/EHCI configuration */
Stefan Roese58613c72015-07-22 18:05:43 +020032#define CONFIG_EHCI_IS_TDI
Anton Schubert11b8ebf2015-07-23 15:02:09 +020033#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
Stefan Roese58613c72015-07-22 18:05:43 +020034
Stefan Roese03915772014-10-22 12:13:18 +020035/* SPI NOR flash default params, used by sf commands */
36#define CONFIG_SF_DEFAULT_SPEED 1000000
37#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
Stefan Roese03915772014-10-22 12:13:18 +020038
39/* Environment in SPI NOR flash */
Stefan Roese03915772014-10-22 12:13:18 +020040#define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
41#define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
42#define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64KiB sectors */
43
44#define CONFIG_PHY_MARVELL /* there is a marvell phy */
Stefan Roese03915772014-10-22 12:13:18 +020045#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
Stefan Roese03915772014-10-22 12:13:18 +020046
Stefan Roese03915772014-10-22 12:13:18 +020047#define CONFIG_SYS_ALT_MEMTEST
48
Anton Schubert3ceae9e2015-07-15 14:50:05 +020049/* SATA support */
Stefan Roese114bba62015-12-03 12:39:45 +010050#define CONFIG_SYS_SATA_MAX_DEVICE 2
Stefan Roese114bba62015-12-03 12:39:45 +010051#define CONFIG_LBA48
Anton Schubert3ceae9e2015-07-15 14:50:05 +020052
Stefan Roese7d865292015-08-11 09:36:15 +020053/* PCIe support */
Stefan Roese83097cf2015-11-25 07:37:00 +010054#ifndef CONFIG_SPL_BUILD
Stefan Roese7d865292015-08-11 09:36:15 +020055#define CONFIG_PCI_MVEBU
Stefan Roese7d865292015-08-11 09:36:15 +020056#define CONFIG_PCI_SCAN_SHOW
Stefan Roese83097cf2015-11-25 07:37:00 +010057#endif
Stefan Roese7d865292015-08-11 09:36:15 +020058
Stefan Roese645949b2015-07-23 10:26:18 +020059/* NAND */
60#define CONFIG_SYS_NAND_USE_FLASH_BBT
61#define CONFIG_SYS_NAND_ONFI_DETECTION
62
Stefan Roese03915772014-10-22 12:13:18 +020063/*
64 * mv-common.h should be defined after CMD configs since it used them
65 * to enable certain macros
66 */
67#include "mv-common.h"
68
Stefan Roesef3679a32015-01-19 11:33:46 +010069/*
70 * Memory layout while starting into the bin_hdr via the
71 * BootROM:
72 *
73 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
74 * 0x4000.4030 bin_hdr start address
75 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
76 * 0x4007.fffc BootROM stack top
77 *
78 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
79 * L2 cache thus cannot be used.
80 */
81
82/* SPL */
83/* Defines for SPL */
Stefan Roesef3679a32015-01-19 11:33:46 +010084#define CONFIG_SPL_TEXT_BASE 0x40004030
85#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
86
87#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
88#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
89
Stefan Roese83097cf2015-11-25 07:37:00 +010090#ifdef CONFIG_SPL_BUILD
91#define CONFIG_SYS_MALLOC_SIMPLE
92#endif
Stefan Roesef3679a32015-01-19 11:33:46 +010093
94#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
95#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
96
Stefan Roesef3679a32015-01-19 11:33:46 +010097/* SPL related SPI defines */
Stefan Roesef3679a32015-01-19 11:33:46 +010098#define CONFIG_SPL_SPI_LOAD
Stefan Roesef3679a32015-01-19 11:33:46 +010099#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
Stefan Roesef69c0332015-08-03 12:13:09 +0200100#define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
Stefan Roesef3679a32015-01-19 11:33:46 +0100101
102/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
Stefan Roesef3679a32015-01-19 11:33:46 +0100103#define CONFIG_SPD_EEPROM 0x4e
Stefan Roeseff7ad172015-12-10 15:02:38 +0100104#define CONFIG_BOARD_ECC_SUPPORT /* this board supports ECC */
Stefan Roesef3679a32015-01-19 11:33:46 +0100105
Stefan Roese03915772014-10-22 12:13:18 +0200106#endif /* _CONFIG_DB_MV7846MP_GP_H */