blob: 3dfbae268e4ec7b281f6daf36011d4df809e2e4a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Pankit Gargb45d6ce2019-05-30 12:04:14 +00004 * Copyright 2019 NXP
Mingkai Hud2396512016-09-07 18:47:28 +08005 */
6
7#ifndef __LS1046ARDB_H__
8#define __LS1046ARDB_H__
9
10#include "ls1046a_common.h"
11
Mingkai Hud2396512016-09-07 18:47:28 +080012#define CONFIG_LAYERSCAPE_NS_ACCESS
Mingkai Hud2396512016-09-07 18:47:28 +080013
Mingkai Hud2396512016-09-07 18:47:28 +080014/* Physical Memory Map */
Mingkai Hud2396512016-09-07 18:47:28 +080015
Mingkai Hud2396512016-09-07 18:47:28 +080016#define SPD_EEPROM_ADDRESS 0x51
17#define CONFIG_SYS_SPD_BUS_NUM 0
18
Mingkai Hud2396512016-09-07 18:47:28 +080019#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
Mingkai Hud2396512016-09-07 18:47:28 +080020
Tom Rini9ff815a2021-08-24 23:11:49 -040021#if defined(CONFIG_QSPI_BOOT)
York Sun3e512d82018-06-26 14:48:29 -070022#define CONFIG_SYS_UBOOT_BASE 0x40100000
23#define CONFIG_SYS_SPL_ARGS_ADDR 0x90000000
Mingkai Hud2396512016-09-07 18:47:28 +080024#endif
25
Mingkai Hud2396512016-09-07 18:47:28 +080026#define CONFIG_SYS_NAND_BASE 0x7e800000
27#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
28
29#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
30#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
31 | CSPR_PORT_SIZE_8 \
32 | CSPR_MSEL_NAND \
33 | CSPR_V)
34#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
35#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
36 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
37 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
38 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
39 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
40 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
41 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
42
Mingkai Hud2396512016-09-07 18:47:28 +080043#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
44 FTIM0_NAND_TWP(0x18) | \
45 FTIM0_NAND_TWCHT(0x7) | \
46 FTIM0_NAND_TWH(0xa))
47#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
48 FTIM1_NAND_TWBE(0x39) | \
49 FTIM1_NAND_TRR(0xe) | \
50 FTIM1_NAND_TRP(0x18))
51#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
52 FTIM2_NAND_TREH(0xa) | \
53 FTIM2_NAND_TWHRE(0x1e))
54#define CONFIG_SYS_NAND_FTIM3 0x0
55
56#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
57#define CONFIG_SYS_MAX_NAND_DEVICE 1
58#define CONFIG_MTD_NAND_VERIFY_WRITE
Mingkai Hud2396512016-09-07 18:47:28 +080059
Mingkai Hud2396512016-09-07 18:47:28 +080060/*
61 * CPLD
62 */
63#define CONFIG_SYS_CPLD_BASE 0x7fb00000
64#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
65
66#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
67#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
68 CSPR_PORT_SIZE_8 | \
69 CSPR_MSEL_GPCM | \
70 CSPR_V)
71#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
72#define CONFIG_SYS_CPLD_CSOR CSOR_NOR_ADM_SHIFT(16)
73
74/* CPLD Timing parameters for IFC GPCM */
75#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
76 FTIM0_GPCM_TEADC(0x0e) | \
77 FTIM0_GPCM_TEAHC(0x0e))
78#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
79 FTIM1_GPCM_TRAD(0x3f))
80#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
81 FTIM2_GPCM_TCH(0xf) | \
82 FTIM2_GPCM_TWP(0x3E))
83#define CONFIG_SYS_CPLD_FTIM3 0x0
84
85/* IFC Timing Params */
86#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
87#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
88#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
89#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
90#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
91#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
92#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
93#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
94
95#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
96#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
97#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
98#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
99#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
100#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
101#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
102#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
103
104/* EEPROM */
Mingkai Hud2396512016-09-07 18:47:28 +0800105#define CONFIG_SYS_I2C_EEPROM_NXID
106#define CONFIG_SYS_EEPROM_BUS_NUM 0
Mingkai Hud2396512016-09-07 18:47:28 +0800107#define I2C_RETIMER_ADDR 0x18
108
Hou Zhiqiang67b6d0a2016-12-09 16:09:01 +0800109/* PMIC */
Hou Zhiqiang67b6d0a2016-12-09 16:09:01 +0800110
Mingkai Hud2396512016-09-07 18:47:28 +0800111/*
112 * Environment
113 */
Pankit Gargb45d6ce2019-05-30 12:04:14 +0000114#define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
Mingkai Hud2396512016-09-07 18:47:28 +0800115
York Sun624b6572017-04-25 08:39:51 -0700116#define AQR105_IRQ_MASK 0x80000000
Mingkai Hud2396512016-09-07 18:47:28 +0800117/* FMan */
Sumit Gargc064fc72017-03-30 09:53:13 +0530118#ifndef SPL_NO_FMAN
York Sun624b6572017-04-25 08:39:51 -0700119#ifdef CONFIG_SYS_DPAA_FMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800120#define RGMII_PHY1_ADDR 0x1
121#define RGMII_PHY2_ADDR 0x2
122
123#define SGMII_PHY1_ADDR 0x3
124#define SGMII_PHY2_ADDR 0x4
125
126#define FM1_10GEC1_PHY_ADDR 0x0
127
Prabhakar Kushwahaa5122612017-11-23 16:51:48 +0530128#define FDT_SEQ_MACADDR_FROM_ENV
Mingkai Hud2396512016-09-07 18:47:28 +0800129#endif
York Sun624b6572017-04-25 08:39:51 -0700130
Sumit Gargc064fc72017-03-30 09:53:13 +0530131#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800132
Sumit Gargc064fc72017-03-30 09:53:13 +0530133#ifndef SPL_NO_MISC
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000134#ifdef CONFIG_TFABOOT
135#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
136 "env exists secureboot && esbc_halt;;"
137#define SD_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; " \
138 "env exists secureboot && esbc_halt;"
Sumit Gargc064fc72017-03-30 09:53:13 +0530139#endif
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000140#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800141
Sean Anderson99e12862022-03-22 17:16:05 -0400142#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
143
Vinitha Pillai-B57223a47072e2017-03-23 13:48:18 +0530144#include <asm/fsl_secure_boot.h>
145
Mingkai Hud2396512016-09-07 18:47:28 +0800146#endif /* __LS1046ARDB_H__ */