blob: a60b4b2990297c449d7855bb1831dfbb4e4f7b05 [file] [log] [blame]
Wang Huanddf89f92014-09-05 13:52:45 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Wang Huanddf89f92014-09-05 13:52:45 +080010#define CONFIG_LS102XA
11
Hongbo Zhang4f6e6102016-07-21 18:09:38 +080012#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng13d2bb72015-06-04 12:01:09 +080013
Hongbo Zhang912b3812016-07-21 18:09:39 +080014#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
15
Gong Qianyu52de2e52015-10-26 19:47:42 +080016#define CONFIG_SYS_FSL_CLK
Wang Huanddf89f92014-09-05 13:52:45 +080017
Wang Huanddf89f92014-09-05 13:52:45 +080018#define CONFIG_SKIP_LOWLEVEL_INIT
Tang Yuantian8b160bc2015-05-14 17:20:28 +080019#define CONFIG_DEEP_SLEEP
Wang Huanddf89f92014-09-05 13:52:45 +080020
21/*
22 * Size of malloc() pool
23 */
24#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
25
26#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
27#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
28
29/*
Ramneek Mehresheed80b02015-05-29 14:47:21 +053030 * USB
31 */
32
33/*
34 * EHCI Support - disbaled by default as
35 * there is no signal coming out of soc on
36 * this board for this controller. However,
37 * the silicon still has this controller,
38 * and anyone can use this controller by
39 * taking signals out on their board.
40 */
41
42/*#define CONFIG_HAS_FSL_DR_USB*/
43
44#ifdef CONFIG_HAS_FSL_DR_USB
45#define CONFIG_USB_EHCI
46#define CONFIG_USB_EHCI_FSL
47#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
48#endif
49
50/* XHCI Support - enabled by default */
51#define CONFIG_HAS_FSL_XHCI_USB
52
53#ifdef CONFIG_HAS_FSL_XHCI_USB
54#define CONFIG_USB_XHCI_FSL
Ramneek Mehresheed80b02015-05-29 14:47:21 +053055#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
56#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
57#endif
58
Wang Huanddf89f92014-09-05 13:52:45 +080059#define CONFIG_SYS_CLK_FREQ 100000000
60#define CONFIG_DDR_CLK_FREQ 100000000
61
York Sun1006cad2015-04-29 10:35:35 -070062#define DDR_SDRAM_CFG 0x470c0008
63#define DDR_CS0_BNDS 0x008000bf
64#define DDR_CS0_CONFIG 0x80014302
65#define DDR_TIMING_CFG_0 0x50550004
66#define DDR_TIMING_CFG_1 0xbcb38c56
67#define DDR_TIMING_CFG_2 0x0040d120
68#define DDR_TIMING_CFG_3 0x010e1000
69#define DDR_TIMING_CFG_4 0x00000001
70#define DDR_TIMING_CFG_5 0x03401400
71#define DDR_SDRAM_CFG_2 0x00401010
72#define DDR_SDRAM_MODE 0x00061c60
73#define DDR_SDRAM_MODE_2 0x00180000
74#define DDR_SDRAM_INTERVAL 0x18600618
75#define DDR_DDR_WRLVL_CNTL 0x8655f605
76#define DDR_DDR_WRLVL_CNTL_2 0x05060607
77#define DDR_DDR_WRLVL_CNTL_3 0x05050505
78#define DDR_DDR_CDR1 0x80040000
79#define DDR_DDR_CDR2 0x00000001
80#define DDR_SDRAM_CLK_CNTL 0x02000000
81#define DDR_DDR_ZQ_CNTL 0x89080600
82#define DDR_CS0_CONFIG_2 0
83#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian8b160bc2015-05-14 17:20:28 +080084#define SDRAM_CFG2_D_INIT 0x00000010
85#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
86#define SDRAM_CFG2_FRC_SR 0x80000000
87#define SDRAM_CFG_BI 0x00000001
York Sun1006cad2015-04-29 10:35:35 -070088
Alison Wang948c6092014-12-03 15:00:48 +080089#ifdef CONFIG_RAMBOOT_PBL
90#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
91#endif
92
93#ifdef CONFIG_SD_BOOT
Alison Wangdd45cc52015-10-15 17:54:40 +080094#ifdef CONFIG_SD_BOOT_QSPI
95#define CONFIG_SYS_FSL_PBL_RCW \
96 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
97#else
98#define CONFIG_SYS_FSL_PBL_RCW \
99 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
100#endif
Alison Wang948c6092014-12-03 15:00:48 +0800101#define CONFIG_SPL_FRAMEWORK
102#define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds"
Sumit Garge2ca9432016-06-14 13:52:40 -0400103
104#ifdef CONFIG_SECURE_BOOT
Sumit Garge2ca9432016-06-14 13:52:40 -0400105/*
106 * HDR would be appended at end of image and copied to DDR along
107 * with U-Boot image.
108 */
Semen Protsenkod776ecf2016-11-16 19:19:06 +0200109#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Sumit Garge2ca9432016-06-14 13:52:40 -0400110#endif /* ifdef CONFIG_SECURE_BOOT */
Alison Wang948c6092014-12-03 15:00:48 +0800111
112#define CONFIG_SPL_TEXT_BASE 0x10000000
113#define CONFIG_SPL_MAX_SIZE 0x1a000
114#define CONFIG_SPL_STACK 0x1001d000
115#define CONFIG_SPL_PAD_TO 0x1c000
116#define CONFIG_SYS_TEXT_BASE 0x82000000
117
Tang Yuantian8b160bc2015-05-14 17:20:28 +0800118#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
119 CONFIG_SYS_MONITOR_LEN)
Alison Wang948c6092014-12-03 15:00:48 +0800120#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
121#define CONFIG_SPL_BSS_START_ADDR 0x80100000
122#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge2ca9432016-06-14 13:52:40 -0400123
124#ifdef CONFIG_U_BOOT_HDR_SIZE
125/*
126 * HDR would be appended at end of image and copied to DDR along
127 * with U-Boot image. Here u-boot max. size is 512K. So if binary
128 * size increases then increase this size in case of secure boot as
129 * it uses raw u-boot image instead of fit image.
130 */
Vinitha Pillai31b11c62017-02-01 18:28:53 +0530131#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge2ca9432016-06-14 13:52:40 -0400132#else
Vinitha Pillai31b11c62017-02-01 18:28:53 +0530133#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge2ca9432016-06-14 13:52:40 -0400134#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang948c6092014-12-03 15:00:48 +0800135#endif
136
Alison Wang2145a372014-12-09 17:38:02 +0800137#ifdef CONFIG_QSPI_BOOT
138#define CONFIG_SYS_TEXT_BASE 0x40010000
Alison Wangdd45cc52015-10-15 17:54:40 +0800139#endif
140
Wang Huanddf89f92014-09-05 13:52:45 +0800141#ifndef CONFIG_SYS_TEXT_BASE
Alison Wang4d786e82015-04-21 16:04:38 +0800142#define CONFIG_SYS_TEXT_BASE 0x60100000
Wang Huanddf89f92014-09-05 13:52:45 +0800143#endif
144
145#define CONFIG_NR_DRAM_BANKS 1
146#define PHYS_SDRAM 0x80000000
147#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
148
149#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
150#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
151
Alison Wanga5494fb2014-12-09 17:37:49 +0800152#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
153 !defined(CONFIG_QSPI_BOOT)
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800154#define CONFIG_U_QE
155#endif
156
Wang Huanddf89f92014-09-05 13:52:45 +0800157/*
158 * IFC Definitions
159 */
Alison Wangdd45cc52015-10-15 17:54:40 +0800160#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanddf89f92014-09-05 13:52:45 +0800161#define CONFIG_FSL_IFC
162#define CONFIG_SYS_FLASH_BASE 0x60000000
163#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
164
165#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
166#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
167 CSPR_PORT_SIZE_16 | \
168 CSPR_MSEL_NOR | \
169 CSPR_V)
170#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
171
172/* NOR Flash Timing Params */
173#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
174 CSOR_NOR_TRHZ_80)
175#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
176 FTIM0_NOR_TEADC(0x5) | \
177 FTIM0_NOR_TAVDS(0x0) | \
178 FTIM0_NOR_TEAHC(0x5))
179#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
180 FTIM1_NOR_TRAD_NOR(0x1A) | \
181 FTIM1_NOR_TSEQRAD_NOR(0x13))
182#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
183 FTIM2_NOR_TCH(0x4) | \
184 FTIM2_NOR_TWP(0x1c) | \
185 FTIM2_NOR_TWPH(0x0e))
186#define CONFIG_SYS_NOR_FTIM3 0
187
188#define CONFIG_FLASH_CFI_DRIVER
189#define CONFIG_SYS_FLASH_CFI
190#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
191#define CONFIG_SYS_FLASH_QUIET_TEST
192#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
193
194#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
195#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
196#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
197#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
198
199#define CONFIG_SYS_FLASH_EMPTY_INFO
200#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
201
202#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800203#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wang2145a372014-12-09 17:38:02 +0800204#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800205
206/* CPLD */
207
208#define CONFIG_SYS_CPLD_BASE 0x7fb00000
209#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
210
211#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
212#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
213 CSPR_PORT_SIZE_8 | \
214 CSPR_MSEL_GPCM | \
215 CSPR_V)
216#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
217#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
218 CSOR_NOR_NOR_MODE_AVD_NOR | \
219 CSOR_NOR_TRHZ_80)
220
221/* CPLD Timing parameters for IFC GPCM */
222#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
223 FTIM0_GPCM_TEADC(0xf) | \
224 FTIM0_GPCM_TEAHC(0xf))
225#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
226 FTIM1_GPCM_TRAD(0x3f))
227#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
228 FTIM2_GPCM_TCH(0xf) | \
229 FTIM2_GPCM_TWP(0xff))
230#define CONFIG_SYS_FPGA_FTIM3 0x0
231#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
232#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
233#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
234#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
235#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
236#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
237#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
238#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
239#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
240#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
241#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
242#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
243#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
244#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
245#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
246#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
247
248/*
249 * Serial Port
250 */
Alison Wang2a397ce2015-01-04 15:30:59 +0800251#ifdef CONFIG_LPUART
Alison Wang2a397ce2015-01-04 15:30:59 +0800252#define CONFIG_LPUART_32B_REG
253#else
Wang Huanddf89f92014-09-05 13:52:45 +0800254#define CONFIG_CONS_INDEX 1
Wang Huanddf89f92014-09-05 13:52:45 +0800255#define CONFIG_SYS_NS16550_SERIAL
Bin Meng06229a92016-01-13 19:38:59 -0800256#ifndef CONFIG_DM_SERIAL
Wang Huanddf89f92014-09-05 13:52:45 +0800257#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Meng06229a92016-01-13 19:38:59 -0800258#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800259#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang2a397ce2015-01-04 15:30:59 +0800260#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800261
Wang Huanddf89f92014-09-05 13:52:45 +0800262/*
263 * I2C
264 */
Wang Huanddf89f92014-09-05 13:52:45 +0800265#define CONFIG_SYS_I2C
266#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200267#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
268#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700269#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanddf89f92014-09-05 13:52:45 +0800270
Alison Wangaf276f42014-10-17 15:26:35 +0800271/* EEPROM */
Alison Wangaf276f42014-10-17 15:26:35 +0800272#define CONFIG_ID_EEPROM
273#define CONFIG_SYS_I2C_EEPROM_NXID
274#define CONFIG_SYS_EEPROM_BUS_NUM 1
275#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
276#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
277#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
278#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Alison Wangaf276f42014-10-17 15:26:35 +0800279
Wang Huanddf89f92014-09-05 13:52:45 +0800280/*
281 * MMC
282 */
Wang Huanddf89f92014-09-05 13:52:45 +0800283#define CONFIG_FSL_ESDHC
Wang Huanddf89f92014-09-05 13:52:45 +0800284
Haikun Wang8cd84372015-06-27 21:46:13 +0530285/* SPI */
Alison Wangdd45cc52015-10-15 17:54:40 +0800286#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wang8cd84372015-06-27 21:46:13 +0530287/* QSPI */
Alison Wang2145a372014-12-09 17:38:02 +0800288#define QSPI0_AMBA_BASE 0x40000000
289#define FSL_QSPI_FLASH_SIZE (1 << 24)
290#define FSL_QSPI_FLASH_NUM 2
291
Yao Yuanad7dbd12015-09-15 18:28:20 +0800292/* DSPI */
Yao Yuanad7dbd12015-09-15 18:28:20 +0800293#endif
294
Haikun Wang8cd84372015-06-27 21:46:13 +0530295/* DM SPI */
296#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wang8cd84372015-06-27 21:46:13 +0530297#define CONFIG_DM_SPI_FLASH
298#endif
Alison Wang2145a372014-12-09 17:38:02 +0800299
Wang Huanddf89f92014-09-05 13:52:45 +0800300/*
Wang Huan92072192014-09-05 13:52:50 +0800301 * Video
302 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530303#ifdef CONFIG_VIDEO_FSL_DCU_FB
Wang Huan92072192014-09-05 13:52:50 +0800304#define CONFIG_CMD_BMP
Wang Huan92072192014-09-05 13:52:50 +0800305#define CONFIG_VIDEO_LOGO
306#define CONFIG_VIDEO_BMP_LOGO
307
308#define CONFIG_FSL_DCU_SII9022A
309#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
310#define CONFIG_SYS_I2C_DVI_ADDR 0x39
311#endif
312
313/*
Wang Huanddf89f92014-09-05 13:52:45 +0800314 * eTSEC
315 */
316#define CONFIG_TSEC_ENET
317
318#ifdef CONFIG_TSEC_ENET
319#define CONFIG_MII
320#define CONFIG_MII_DEFAULT_TSEC 1
321#define CONFIG_TSEC1 1
322#define CONFIG_TSEC1_NAME "eTSEC1"
323#define CONFIG_TSEC2 1
324#define CONFIG_TSEC2_NAME "eTSEC2"
325#define CONFIG_TSEC3 1
326#define CONFIG_TSEC3_NAME "eTSEC3"
327
328#define TSEC1_PHY_ADDR 2
329#define TSEC2_PHY_ADDR 0
330#define TSEC3_PHY_ADDR 1
331
332#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
333#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
334#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
335
336#define TSEC1_PHYIDX 0
337#define TSEC2_PHYIDX 0
338#define TSEC3_PHYIDX 0
339
340#define CONFIG_ETHPRIME "eTSEC1"
341
342#define CONFIG_PHY_GIGE
343#define CONFIG_PHYLIB
344#define CONFIG_PHY_ATHEROS
345
346#define CONFIG_HAS_ETH0
347#define CONFIG_HAS_ETH1
348#define CONFIG_HAS_ETH2
349#endif
350
Minghuan Liana4d6b612014-10-31 13:43:44 +0800351/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400352#define CONFIG_PCIE1 /* PCIE controller 1 */
353#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800354
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800355#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800356#define CONFIG_PCI_SCAN_SHOW
357#define CONFIG_CMD_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800358#endif
359
Wang Huanddf89f92014-09-05 13:52:45 +0800360#define CONFIG_CMDLINE_TAG
361#define CONFIG_CMDLINE_EDITING
Alison Wang948c6092014-12-03 15:00:48 +0800362
Xiubo Li563e3ce2014-11-21 17:40:57 +0800363#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800364#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800365#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000366#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800367
Wang Huanddf89f92014-09-05 13:52:45 +0800368#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800369#define HWCONFIG_BUFFER_SIZE 256
370
371#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanddf89f92014-09-05 13:52:45 +0800372
Wang Huanddf89f92014-09-05 13:52:45 +0800373
Alison Wang2a397ce2015-01-04 15:30:59 +0800374#ifdef CONFIG_LPUART
375#define CONFIG_EXTRA_ENV_SETTINGS \
376 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800377 "initrd_high=0xffffffff\0" \
378 "fdt_high=0xffffffff\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800379#else
Wang Huanddf89f92014-09-05 13:52:45 +0800380#define CONFIG_EXTRA_ENV_SETTINGS \
381 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800382 "initrd_high=0xffffffff\0" \
383 "fdt_high=0xffffffff\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800384#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800385
386/*
387 * Miscellaneous configurable options
388 */
389#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wang Huanddf89f92014-09-05 13:52:45 +0800390#define CONFIG_AUTO_COMPLETE
391#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
392#define CONFIG_SYS_PBSIZE \
393 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
394#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
395#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
396
Wang Huanddf89f92014-09-05 13:52:45 +0800397#define CONFIG_SYS_MEMTEST_START 0x80000000
398#define CONFIG_SYS_MEMTEST_END 0x9fffffff
399
400#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanddf89f92014-09-05 13:52:45 +0800401
Xiubo Li03d40aa2014-11-21 17:40:59 +0800402#define CONFIG_LS102XA_STREAM_ID
403
Wang Huanddf89f92014-09-05 13:52:45 +0800404#define CONFIG_SYS_INIT_SP_OFFSET \
405 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
406#define CONFIG_SYS_INIT_SP_ADDR \
407 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
408
Alison Wang948c6092014-12-03 15:00:48 +0800409#ifdef CONFIG_SPL_BUILD
410#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
411#else
Wang Huanddf89f92014-09-05 13:52:45 +0800412#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang948c6092014-12-03 15:00:48 +0800413#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800414
Zhao Qiang28cf7332015-09-16 16:20:42 +0800415#define CONFIG_SYS_QE_FW_ADDR 0x600c0000
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800416
Wang Huanddf89f92014-09-05 13:52:45 +0800417/*
418 * Environment
419 */
420#define CONFIG_ENV_OVERWRITE
421
Alison Wang948c6092014-12-03 15:00:48 +0800422#if defined(CONFIG_SD_BOOT)
423#define CONFIG_ENV_OFFSET 0x100000
424#define CONFIG_ENV_IS_IN_MMC
425#define CONFIG_SYS_MMC_ENV_DEV 0
426#define CONFIG_ENV_SIZE 0x20000
Alison Wang2145a372014-12-09 17:38:02 +0800427#elif defined(CONFIG_QSPI_BOOT)
428#define CONFIG_ENV_IS_IN_SPI_FLASH
429#define CONFIG_ENV_SIZE 0x2000
430#define CONFIG_ENV_OFFSET 0x100000
431#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang948c6092014-12-03 15:00:48 +0800432#else
Wang Huanddf89f92014-09-05 13:52:45 +0800433#define CONFIG_ENV_IS_IN_FLASH
434#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
435#define CONFIG_ENV_SIZE 0x20000
436#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang948c6092014-12-03 15:00:48 +0800437#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800438
Ruchika Gupta901ae762014-10-15 11:39:06 +0530439#define CONFIG_MISC_INIT_R
440
441/* Hash command with SHA acceleration supported in hardware */
Aneesh Bansal962021a2016-01-22 16:37:22 +0530442#ifdef CONFIG_FSL_CAAM
Ruchika Gupta901ae762014-10-15 11:39:06 +0530443#define CONFIG_CMD_HASH
444#define CONFIG_SHA_HW_ACCEL
Aneesh Bansal962021a2016-01-22 16:37:22 +0530445#endif
446
447#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800448#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530449
Wang Huanddf89f92014-09-05 13:52:45 +0800450#endif