blob: db80871190fb93eb83ad88fd01f3d6b5e9bee379 [file] [log] [blame]
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -05001/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
TsiChungLiewd98a8d62007-10-25 17:16:22 -050014#ifndef _M54455EVB_H
15#define _M54455EVB_H
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050016
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050021#define CONFIG_M54455EVB /* M54455EVB board */
22
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050025
26#undef CONFIG_WATCHDOG
27
28#define CONFIG_TIMESTAMP /* Print image info with timestamp */
29
30/*
31 * BOOTP options
32 */
33#define CONFIG_BOOTP_BOOTFILESIZE
34#define CONFIG_BOOTP_BOOTPATH
35#define CONFIG_BOOTP_GATEWAY
36#define CONFIG_BOOTP_HOSTNAME
37
38/* Command line configuration */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050039#define CONFIG_CMD_DATE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050040#define CONFIG_CMD_IDE
41#define CONFIG_CMD_JFFS2
TsiChungLiewd98a8d62007-10-25 17:16:22 -050042#undef CONFIG_CMD_PCI
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050043#define CONFIG_CMD_REGINFO
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050044
45/* Network configuration */
46#define CONFIG_MCFFEC
47#ifdef CONFIG_MCFFEC
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050048# define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050049# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050# define CONFIG_SYS_DISCOVER_PHY
51# define CONFIG_SYS_RX_ETH_BUFFER 8
52# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050053
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054# define CONFIG_SYS_FEC0_PINMUX 0
55# define CONFIG_SYS_FEC1_PINMUX 0
56# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
57# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050058# define MCFFEC_TOUT_LOOP 50000
59# define CONFIG_HAS_ETH1
60
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050061# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050062# define CONFIG_ETHPRIME "FEC0"
63# define CONFIG_IPADDR 192.162.1.2
64# define CONFIG_NETMASK 255.255.255.0
65# define CONFIG_SERVERIP 192.162.1.1
66# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050067
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
69# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050070# define FECDUPLEX FULL
71# define FECSPEED _100BASET
72# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
74# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050075# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050077#endif
78
79#define CONFIG_HOSTNAME M54455EVB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050081/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050083#define CONFIG_EXTRA_ENV_SETTINGS \
84 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020085 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050086 "loadaddr=0x40010000\0" \
87 "sbfhdr=sbfhdr.bin\0" \
88 "uboot=u-boot.bin\0" \
89 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020090 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050091 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080092 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050093 "sf erase 0 30000;" \
94 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -050095 "save\0" \
96 ""
TsiChung Liew23cf8fd2008-07-23 20:38:53 -050097#else
98/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#ifdef CONFIG_SYS_ATMEL_BOOT
100# define CONFIG_SYS_UBOOT_END 0x0403FFFF
101#elif defined(CONFIG_SYS_INTEL_BOOT)
102# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500103#endif
104#define CONFIG_EXTRA_ENV_SETTINGS \
105 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200106 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500107 "loadaddr=0x40010000\0" \
108 "uboot=u-boot.bin\0" \
109 "load=tftp ${loadaddr} ${uboot}\0" \
110 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200111 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
112 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
113 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
114 __stringify(CONFIG_SYS_UBOOT_END) ";" \
115 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500116 " ${filesize}; save\0" \
117 ""
118#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500119
120/* ATA configuration */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500121#define CONFIG_IDE_RESET 1
122#define CONFIG_IDE_PREINIT 1
123#define CONFIG_ATAPI
124#undef CONFIG_LBA48
125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_IDE_MAXBUS 1
127#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
130#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
133#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
134#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
135#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500136
137/* Realtime clock */
138#define CONFIG_MCFRTC
139#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500141
142/* Timer */
143#define CONFIG_MCFTMR
144#undef CONFIG_MCFPIT
145
146/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200147#define CONFIG_SYS_I2C
148#define CONFIG_SYS_I2C_FSL
149#define CONFIG_SYS_FSL_I2C_SPEED 80000
150#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason56ef75c2013-11-06 22:59:08 +0800151#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500153
TsiChung Liew523d9632008-03-25 15:41:15 -0500154/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000155#define CONFIG_CF_SPI
TsiChung Liew523d9632008-03-25 15:41:15 -0500156#define CONFIG_CF_DSPI
TsiChung Liew663c9522008-07-23 17:53:36 -0500157#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liew663c9522008-07-23 17:53:36 -0500159#ifdef CONFIG_CMD_SPI
TsiChung Liewacf12fb2008-08-06 19:14:08 -0500160
TsiChung Liewa424ba22009-06-30 14:18:29 +0000161# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
162 DSPI_CTAR_PCSSCK_1CLK | \
163 DSPI_CTAR_PASC(0) | \
164 DSPI_CTAR_PDT(0) | \
165 DSPI_CTAR_CSSCK(0) | \
166 DSPI_CTAR_ASC(0) | \
167 DSPI_CTAR_DT(1))
TsiChung Liew663c9522008-07-23 17:53:36 -0500168#endif
TsiChung Liew523d9632008-03-25 15:41:15 -0500169
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500170/* PCI */
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500171#ifdef CONFIG_CMD_PCI
TsiChung Liew521f97b2008-03-30 01:19:06 -0500172#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew3b790502008-01-14 17:11:47 -0600173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500175
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
177#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
178#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
181#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
182#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
185#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
186#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500187#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500188
189/* FPGA - Spartan 2 */
190/* experiment
Michal Simekb6b8aaa2013-05-01 18:05:56 +0200191#define CONFIG_FPGA
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500192#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_FPGA_PROG_FEEDBACK
194#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500195*/
196
197/* Input, PCI, Flexbus, and VCO */
198#define CONFIG_EXTRA_CLOCK
199
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500200#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500203
204#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500206#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500208#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
210#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
211#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500216
217/*
218 * Low Level Configuration Settings
219 * (address mappings, register initial values, etc.)
220 * You should know what you are doing if you make changes here.
221 */
222
223/*-----------------------------------------------------------------------
224 * Definitions for initial stack pointer and data area (in DPRAM)
225 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200227#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200229#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200231#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500232
233/*-----------------------------------------------------------------------
234 * Start addresses for the final memory configuration
235 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500237 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_SDRAM_BASE 0x40000000
239#define CONFIG_SYS_SDRAM_BASE1 0x48000000
240#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
241#define CONFIG_SYS_SDRAM_CFG1 0x65311610
242#define CONFIG_SYS_SDRAM_CFG2 0x59670000
243#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
244#define CONFIG_SYS_SDRAM_EMOD 0x40010000
245#define CONFIG_SYS_SDRAM_MODE 0x00010033
246#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500247
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
249#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500250
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500251#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800252# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200253# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500254#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500256#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
258#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jinded4eb42011-08-19 10:10:40 +0800259
260/* Reserve 256 kB for malloc() */
261#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500262
263/*
264 * For booting Linux, the board info and command line data
265 * have to be in the first 8 MB of memory, since this is
266 * the maximum mapped by the Linux kernel during initialization ??
267 */
268/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500270
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500271/*
272 * Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800273 * Environment is not embedded in u-boot. First time runing may have env
274 * crc error warning if there is no correct environment on the flash.
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500275 */
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500276#ifdef CONFIG_CF_SBF
Jean-Christophe PLAGNIOL-VILLARD4539b1c2008-09-10 22:48:00 +0200277# define CONFIG_ENV_IS_IN_SPI_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200278# define CONFIG_ENV_SPI_CS 1
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500279#else
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200280# define CONFIG_ENV_IS_IN_FLASH 1
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500281#endif
282#undef CONFIG_ENV_OVERWRITE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500283
284/*-----------------------------------------------------------------------
285 * FLASH organization
286 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000288# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
289# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200290# define CONFIG_ENV_OFFSET 0x30000
291# define CONFIG_ENV_SIZE 0x2000
292# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500293#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#ifdef CONFIG_SYS_ATMEL_BOOT
295# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
296# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
297# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
Jason Jinded4eb42011-08-19 10:10:40 +0800298# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
299# define CONFIG_ENV_SIZE 0x2000
300# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500301#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#ifdef CONFIG_SYS_INTEL_BOOT
303# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
304# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
305# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
306# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200307# define CONFIG_ENV_SIZE 0x2000
308# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500309#endif
310
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_FLASH_CFI
312#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500313
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200314# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000315# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
317# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
318# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
319# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
320# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
321# define CONFIG_SYS_FLASH_CHECKSUM
322# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liew77551092008-07-23 17:37:10 -0500323# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500324
TsiChung Liew77551092008-07-23 17:37:10 -0500325#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326# define CONFIG_SYS_ATMEL_REGION 4
327# define CONFIG_SYS_ATMEL_TOTALSECT 11
328# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
329# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liew523d9632008-03-25 15:41:15 -0500330#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500331#endif
332
333/*
334 * This is setting for JFFS2 support in u-boot.
335 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
336 */
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500337#ifdef CONFIG_CMD_JFFS2
338#ifdef CF_STMICRO_BOOT
339# define CONFIG_JFFS2_DEV "nor1"
340# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500342#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500344# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500345# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500347#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500349# define CONFIG_JFFS2_DEV "nor0"
350# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500352#endif
TsiChung Liew23cf8fd2008-07-23 20:38:53 -0500353#endif
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500354
355/*-----------------------------------------------------------------------
356 * Cache Configuration
357 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500359
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600360#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200361 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600362#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200363 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600364#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
365#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
366#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
367 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
368 CF_ACR_EN | CF_ACR_SM_ALL)
369#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
370 CF_CACR_ICINVA | CF_CACR_EUSP)
371#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
372 CF_CACR_DEC | CF_CACR_DDCM_P | \
373 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
374
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500375/*-----------------------------------------------------------------------
376 * Memory bank definitions
377 */
378/*
379 * CS0 - NOR Flash 1, 2, 4, or 8MB
380 * CS1 - CompactFlash and registers
381 * CS2 - CPLD
382 * CS3 - FPGA
383 * CS4 - Available
384 * CS5 - Available
385 */
386
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200387#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500388 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200389#define CONFIG_SYS_CS0_BASE 0x04000000
390#define CONFIG_SYS_CS0_MASK 0x00070001
391#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500392/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200393#define CONFIG_SYS_CS1_BASE 0x00000000
394#define CONFIG_SYS_CS1_MASK 0x01FF0001
395#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500396
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500398#else
399/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200400#define CONFIG_SYS_CS0_BASE 0x00000000
401#define CONFIG_SYS_CS0_MASK 0x01FF0001
402#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500403 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_CS1_BASE 0x04000000
405#define CONFIG_SYS_CS1_MASK 0x00070001
406#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500407
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200408#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500409#endif
410
411/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412#define CONFIG_SYS_CS2_BASE 0x08000000
413#define CONFIG_SYS_CS2_MASK 0x00070001
414#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500415
416/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#define CONFIG_SYS_CS3_BASE 0x09000000
418#define CONFIG_SYS_CS3_MASK 0x00070001
419#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiewfc3ca3b62007-08-16 15:05:11 -0500420
TsiChungLiewd98a8d62007-10-25 17:16:22 -0500421#endif /* _M54455EVB_H */