blob: 770472d8e0e8583b38405930286053213231efb4 [file] [log] [blame]
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00001/*
2 * Configuation settings for the Freescale MCF54451 EVB board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M54451EVB_H
15#define _M54451EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000021#define CONFIG_M54451EVB /* M54451EVB board */
22
23#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000025
26#undef CONFIG_WATCHDOG
27
28#define CONFIG_TIMESTAMP /* Print image info with timestamp */
29
30/*
31 * BOOTP options
32 */
33#define CONFIG_BOOTP_BOOTFILESIZE
34#define CONFIG_BOOTP_BOOTPATH
35#define CONFIG_BOOTP_GATEWAY
36#define CONFIG_BOOTP_HOSTNAME
37
38/* Command line configuration */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000039#define CONFIG_CMD_DATE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000040#undef CONFIG_CMD_JFFS2
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000041#define CONFIG_CMD_REGINFO
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000042
43/* Network configuration */
44#define CONFIG_MCFFEC
45#ifdef CONFIG_MCFFEC
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000046# define CONFIG_MII 1
47# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048# define CONFIG_SYS_DISCOVER_PHY
49# define CONFIG_SYS_RX_ETH_BUFFER 8
50# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000051
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052# define CONFIG_SYS_FEC0_PINMUX 0
53# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000054# define MCFFEC_TOUT_LOOP 50000
55
TsiChung Liewb31abce2009-07-08 07:41:24 +000056# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:2M(kernel)ro,-(jffs2)"
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000057# define CONFIG_ETHPRIME "FEC0"
58# define CONFIG_IPADDR 192.162.1.2
59# define CONFIG_NETMASK 255.255.255.0
60# define CONFIG_SERVERIP 192.162.1.1
61# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000062
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
64# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000065# define FECDUPLEX FULL
66# define FECSPEED _100BASET
67# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
69# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000070# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000072#endif
73
74#define CONFIG_HOSTNAME M54451EVB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000076/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_LOAD_ADDR2 0x40010007
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000078#define CONFIG_EXTRA_ENV_SETTINGS \
79 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020080 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000081 "loadaddr=0x40010000\0" \
82 "sbfhdr=sbfhdr.bin\0" \
83 "uboot=u-boot.bin\0" \
84 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020085 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000086 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080087 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000088 "sf erase 0 30000;" \
89 "sf write ${loadaddr} 0 30000;" \
90 "save\0" \
91 ""
92#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000094#define CONFIG_EXTRA_ENV_SETTINGS \
95 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020096 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000097 "loadaddr=40010000\0" \
98 "u-boot=u-boot.bin\0" \
99 "load=tftp ${loadaddr) ${u-boot}\0" \
100 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200101 "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \
102 "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000103 "cp.b ${loadaddr} 0 ${filesize};" \
104 "save\0" \
105 ""
106#endif
107
108/* Realtime clock */
109#define CONFIG_MCFRTC
110#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000112
113/* Timer */
114#define CONFIG_MCFTMR
115#undef CONFIG_MCFPIT
116
117/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200118#define CONFIG_SYS_I2C
119#define CONFIG_SYS_I2C_FSL
120#define CONFIG_SYS_FSL_I2C_SPEED 80000
121#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
122#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000123#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000124
125/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000126#define CONFIG_CF_SPI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000127#define CONFIG_CF_DSPI
128#define CONFIG_SERIAL_FLASH
129#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_SBFHDR_SIZE 0x7
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000131#ifdef CONFIG_CMD_SPI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000132
TsiChung Liewa424ba22009-06-30 14:18:29 +0000133# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
134 DSPI_CTAR_PCSSCK_1CLK | \
135 DSPI_CTAR_PASC(0) | \
136 DSPI_CTAR_PDT(0) | \
137 DSPI_CTAR_CSSCK(0) | \
138 DSPI_CTAR_ASC(0) | \
139 DSPI_CTAR_DT(1))
140# define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
141# define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000142#endif
143
144/* Input, PCI, Flexbus, and VCO */
145#define CONFIG_EXTRA_CLOCK
146
TsiChung Liewb78c9882009-06-11 15:39:57 +0000147#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000150
151#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000153#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000155#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
157#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
158#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000159
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000161
TsiChung Liewb78c9882009-06-11 15:39:57 +0000162#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000163
164/*
165 * Low Level Configuration Settings
166 * (address mappings, register initial values, etc.)
167 * You should know what you are doing if you make changes here.
168 */
169
170/*-----------------------------------------------------------------------
171 * Definitions for initial stack pointer and data area (in DPRAM)
172 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200174#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200176#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200178#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000179
180/*-----------------------------------------------------------------------
181 * Start addresses for the final memory configuration
182 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000184 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_SDRAM_BASE 0x40000000
186#define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
187#define CONFIG_SYS_SDRAM_CFG1 0x33633F30
188#define CONFIG_SYS_SDRAM_CFG2 0x57670000
189#define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
190#define CONFIG_SYS_SDRAM_EMOD 0x80810000
191#define CONFIG_SYS_SDRAM_MODE 0x008D0000
192#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000193
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
195#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000196
197#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800198# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200199# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000200#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000202#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
204#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000205
Jason Jinded4eb42011-08-19 10:10:40 +0800206/* Reserve 256 kB for malloc() */
207#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000208/*
209 * For booting Linux, the board info and command line data
210 * have to be in the first 8 MB of memory, since this is
211 * the maximum mapped by the Linux kernel during initialization ??
212 */
213/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000215
216/* Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800217 * Environment is not embedded in u-boot. First time runing may have env
218 * crc error warning if there is no correct environment on the flash.
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000219 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000220#if defined(CONFIG_SYS_STMICRO_BOOT)
Jean-Christophe PLAGNIOL-VILLARD4539b1c2008-09-10 22:48:00 +0200221# define CONFIG_ENV_IS_IN_SPI_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200222# define CONFIG_ENV_SPI_CS 1
223# define CONFIG_ENV_OFFSET 0x20000
224# define CONFIG_ENV_SIZE 0x2000
225# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000226#else
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200227# define CONFIG_ENV_IS_IN_FLASH 1
Jason Jinded4eb42011-08-19 10:10:40 +0800228# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liewb78c9882009-06-11 15:39:57 +0000229# define CONFIG_ENV_SIZE 0x2000
Jason Jinded4eb42011-08-19 10:10:40 +0800230# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000231#endif
232#undef CONFIG_ENV_OVERWRITE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000233
TsiChung Liewa424ba22009-06-30 14:18:29 +0000234/* FLASH organization */
235#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_FLASH_CFI
238#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000239
240# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb78c9882009-06-11 15:39:57 +0000241# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
243# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
244# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
245# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
246# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
247# define CONFIG_SYS_FLASH_CHECKSUM
248# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000249
250#endif
251
252/*
253 * This is setting for JFFS2 support in u-boot.
254 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
255 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000256#ifdef CONFIG_CMD_JFFS2
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000257# define CONFIG_JFFS2_DEV "nor0"
258# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000260#endif
261
TsiChung Liewb78c9882009-06-11 15:39:57 +0000262/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000264
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600265#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200266 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600267#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200268 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600269#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
270#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
271#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
272 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
273 CF_ACR_EN | CF_ACR_SM_ALL)
274#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
275 CF_CACR_ICINVA | CF_CACR_EUSP)
276#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
277 CF_CACR_DEC | CF_CACR_DDCM_P | \
278 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
279
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000280/*-----------------------------------------------------------------------
281 * Memory bank definitions
282 */
283/*
TsiChung Liewb78c9882009-06-11 15:39:57 +0000284 * CS0 - NOR Flash 16MB
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000285 * CS1 - Available
286 * CS2 - Available
287 * CS3 - Available
288 * CS4 - Available
289 * CS5 - Available
290 */
291
TsiChung Liewb78c9882009-06-11 15:39:57 +0000292 /* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_CS0_BASE 0x00000000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000294#define CONFIG_SYS_CS0_MASK 0x00FF0001
295#define CONFIG_SYS_CS0_CTRL 0x00004D80
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000296
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000298
299#endif /* _M54451EVB_H */