blob: a1749149e505c46238d9f1fa39f8137a9956805e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumar227b4bc2017-08-31 16:12:54 +05302/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2020-2021 NXP
Ashish Kumar227b4bc2017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088A_RDB_H
7#define __LS1088A_RDB_H
8
9#include "ls1088a_common.h"
10
Pankit Gargf5c2a832018-12-27 04:37:55 +000011#if defined(CONFIG_TFABOOT) || \
12 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053013#define SYS_NO_FLASH
Ashish Kumar227b4bc2017-08-31 16:12:54 +053014#endif
15
Ashish Kumar227b4bc2017-08-31 16:12:54 +053016#define COUNTER_FREQUENCY_REAL 25000000 /* 25MHz */
Ashish Kumar227b4bc2017-08-31 16:12:54 +053017
Ashish Kumar227b4bc2017-08-31 16:12:54 +053018#define SPD_EEPROM_ADDRESS 0x51
Ashish Kumar227b4bc2017-08-31 16:12:54 +053019
20
21#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Tom Rini6a5dccc2022-11-16 13:10:41 -050022#define CFG_SYS_NOR0_CSPR_EXT (0x0)
Tom Rini7b577ba2022-11-16 13:10:25 -050023#define CFG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
24#define CFG_SYS_NOR_AMASK_EARLY IFC_AMASK(64 * 1024 * 1024)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053025
Tom Rini6a5dccc2022-11-16 13:10:41 -050026#define CFG_SYS_NOR0_CSPR \
27 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053028 CSPR_PORT_SIZE_16 | \
29 CSPR_MSEL_NOR | \
30 CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -050031#define CFG_SYS_NOR0_CSPR_EARLY \
32 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS_EARLY) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053033 CSPR_PORT_SIZE_16 | \
34 CSPR_MSEL_NOR | \
35 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -050036#define CFG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(6)
37#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053038 FTIM0_NOR_TEADC(0x1) | \
39 FTIM0_NOR_TEAHC(0x1))
Tom Rini7b577ba2022-11-16 13:10:25 -050040#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053041 FTIM1_NOR_TRAD_NOR(0x1))
Tom Rini7b577ba2022-11-16 13:10:25 -050042#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053043 FTIM2_NOR_TCH(0x0) | \
44 FTIM2_NOR_TWP(0x1))
Tom Rini7b577ba2022-11-16 13:10:25 -050045#define CFG_SYS_NOR_FTIM3 0x04000000
Tom Rini6a5dccc2022-11-16 13:10:41 -050046#define CFG_SYS_IFC_CCR 0x01000000
Ashish Kumar227b4bc2017-08-31 16:12:54 +053047
48#ifndef SYS_NO_FLASH
Tom Rini6a5dccc2022-11-16 13:10:41 -050049#define CFG_SYS_FLASH_BANKS_LIST { CFG_SYS_FLASH_BASE }
Ashish Kumar227b4bc2017-08-31 16:12:54 +053050#endif
51#endif
Sumit Garg08da8b22018-01-06 09:04:24 +053052
Tom Rinib4213492022-11-12 17:36:51 -050053#define CFG_SYS_NAND_CSPR_EXT (0x0)
54#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053055 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
56 | CSPR_MSEL_NAND /* MSEL = NAND */ \
57 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -050058#define CFG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
Ashish Kumar227b4bc2017-08-31 16:12:54 +053059
Tom Rinib4213492022-11-12 17:36:51 -050060#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053061 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
62 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
63 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
64 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
65 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
66 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
67
Ashish Kumar227b4bc2017-08-31 16:12:54 +053068/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -050069#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053070 FTIM0_NAND_TWP(0x18) | \
71 FTIM0_NAND_TWCHT(0x07) | \
72 FTIM0_NAND_TWH(0x0a))
Tom Rinib4213492022-11-12 17:36:51 -050073#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053074 FTIM1_NAND_TWBE(0x39) | \
75 FTIM1_NAND_TRR(0x0e) | \
76 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -050077#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Ashish Kumar227b4bc2017-08-31 16:12:54 +053078 FTIM2_NAND_TREH(0x0a) | \
79 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -050080#define CFG_SYS_NAND_FTIM3 0x0
Ashish Kumar227b4bc2017-08-31 16:12:54 +053081
Tom Rinib4213492022-11-12 17:36:51 -050082#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Ashish Kumar227b4bc2017-08-31 16:12:54 +053083
Tom Rini6a5dccc2022-11-16 13:10:41 -050084#define CFG_SYS_I2C_FPGA_ADDR 0x66
Rajesh Bhagata4216252018-01-17 16:13:09 +053085#define QIXIS_BRDCFG4_OFFSET 0x54
Ashish Kumar227b4bc2017-08-31 16:12:54 +053086#define QIXIS_LBMAP_SWITCH 2
87#define QIXIS_QMAP_MASK 0xe0
88#define QIXIS_QMAP_SHIFT 5
89#define QIXIS_LBMAP_MASK 0x1f
90#define QIXIS_LBMAP_SHIFT 5
91#define QIXIS_LBMAP_DFLTBANK 0x00
92#define QIXIS_LBMAP_ALTBANK 0x20
93#define QIXIS_LBMAP_SD 0x00
Ashish Kumar55769ca2018-01-17 12:16:37 +053094#define QIXIS_LBMAP_EMMC 0x00
Ashish Kumar227b4bc2017-08-31 16:12:54 +053095#define QIXIS_LBMAP_SD_QSPI 0x00
96#define QIXIS_LBMAP_QSPI 0x00
97#define QIXIS_RCW_SRC_SD 0x40
Ashish Kumar55769ca2018-01-17 12:16:37 +053098#define QIXIS_RCW_SRC_EMMC 0x41
Ashish Kumar227b4bc2017-08-31 16:12:54 +053099#define QIXIS_RCW_SRC_QSPI 0x62
100#define QIXIS_RST_CTL_RESET 0x31
101#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
102#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
103#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
104#define QIXIS_RST_FORCE_MEM 0x01
105
Tom Rini6a5dccc2022-11-16 13:10:41 -0500106#define CFG_SYS_FPGA_CSPR_EXT (0x0)
107#define CFG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530108 | CSPR_PORT_SIZE_8 \
109 | CSPR_MSEL_GPCM \
110 | CSPR_V)
111#define SYS_FPGA_CSPR_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
112 | CSPR_PORT_SIZE_8 \
113 | CSPR_MSEL_GPCM \
114 | CSPR_V)
115
Tom Rini6a5dccc2022-11-16 13:10:41 -0500116#define CFG_SYS_FPGA_AMASK IFC_AMASK(64*1024)
117#define CFG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(0)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530118/* QIXIS Timing parameters*/
119#define SYS_FPGA_CS_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
120 FTIM0_GPCM_TEADC(0x0e) | \
121 FTIM0_GPCM_TEAHC(0x0e))
122#define SYS_FPGA_CS_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
123 FTIM1_GPCM_TRAD(0x3f))
124#define SYS_FPGA_CS_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
125 FTIM2_GPCM_TCH(0xf) | \
126 FTIM2_GPCM_TWP(0x3E))
127#define SYS_FPGA_CS_FTIM3 0x0
128
Pankit Gargf5c2a832018-12-27 04:37:55 +0000129#if defined(CONFIG_TFABOOT) || \
130 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500131#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
132#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
133#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
134#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
135#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
136#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
137#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
138#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
139#define CFG_SYS_CSPR2_EXT CFG_SYS_FPGA_CSPR_EXT
140#define CFG_SYS_CSPR2 CFG_SYS_FPGA_CSPR
141#define CFG_SYS_CSPR2_FINAL SYS_FPGA_CSPR_FINAL
142#define CFG_SYS_AMASK2 CFG_SYS_FPGA_AMASK
143#define CFG_SYS_CSOR2 CFG_SYS_FPGA_CSOR
144#define CFG_SYS_CS2_FTIM0 SYS_FPGA_CS_FTIM0
145#define CFG_SYS_CS2_FTIM1 SYS_FPGA_CS_FTIM1
146#define CFG_SYS_CS2_FTIM2 SYS_FPGA_CS_FTIM2
147#define CFG_SYS_CS2_FTIM3 SYS_FPGA_CS_FTIM3
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530148#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500149#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
150#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR_EARLY
151#define CFG_SYS_CSPR0_FINAL CFG_SYS_NOR0_CSPR
152#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
153#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
154#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
155#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
156#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
157#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530158#endif
159
Tom Rini6a5dccc2022-11-16 13:10:41 -0500160#define CFG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530161
Stephen Carlsonc3301a22021-02-08 11:11:29 +0100162#define I2C_MUX_CH_VOL_MONITOR 0xA
Rajesh Bhagat170eecf2018-01-17 16:13:05 +0530163/* Voltage monitor on channel 2*/
164#define I2C_VOL_MONITOR_ADDR 0x63
165#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
166#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
167#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
Rajesh Bhagata4216252018-01-17 16:13:09 +0530168#define I2C_SVDD_MONITOR_ADDR 0x4F
169
Rajesh Bhagata4216252018-01-17 16:13:09 +0530170/* The lowest and highest voltage allowed for LS1088ARDB */
171#define VDD_MV_MIN 819
172#define VDD_MV_MAX 1212
173
Rajesh Bhagat170eecf2018-01-17 16:13:05 +0530174#define PWM_CHANNEL0 0x0
175
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530176/*
177 * I2C bus multiplexer
178 */
179#define I2C_MUX_PCA_ADDR_PRI 0x77
180#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
181#define I2C_RETIMER_ADDR 0x18
182#define I2C_MUX_CH_DEFAULT 0x8
183#define I2C_MUX_CH5 0xD
Sumit Garg08da8b22018-01-06 09:04:24 +0530184
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530185/*
186* RTC configuration
187*/
Tom Rini6a5dccc2022-11-16 13:10:41 -0500188#define CFG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530189
Sumit Garg08da8b22018-01-06 09:04:24 +0530190#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530191/* Initial environment variables */
Pankit Gargf5c2a832018-12-27 04:37:55 +0000192#ifdef CONFIG_TFABOOT
193#define QSPI_MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530194 "sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
195 "sf read 0x80e00000 0xE00000 0x100000;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000196 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000197 "sf read 0x80640000 0x640000 0x40000 && " \
198 "sf read 0x80680000 0x680000 0x40000 && " \
199 "esbc_validate 0x80640000 && " \
200 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530201 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Pankit Gargf5c2a832018-12-27 04:37:55 +0000202#define SD_MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530203 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
204 "mmc read 0x80e00000 0x7000 0x800;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000205 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000206 "mmc read 0x80640000 0x3200 0x20 && " \
207 "mmc read 0x80680000 0x3400 0x20 && " \
208 "esbc_validate 0x80640000 && " \
209 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530210 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Pankit Gargf5c2a832018-12-27 04:37:55 +0000211#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530212#if defined(CONFIG_QSPI_BOOT)
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530213#define MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530214 "mcinitcmd=sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
215 "sf read 0x80e00000 0xE00000 0x100000;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530216 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000217 "sf read 0x80640000 0x640000 0x40000 && " \
218 "sf read 0x80680000 0x680000 0x40000 && " \
219 "esbc_validate 0x80640000 && " \
220 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530221 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530222 "mcmemsize=0x70000000\0"
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530223#elif defined(CONFIG_SD_BOOT)
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530224#define MC_INIT_CMD \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530225 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
226 "mmc read 0x80e00000 0x7000 0x800;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530227 "env exists secureboot && " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000228 "mmc read 0x80640000 0x3200 0x20 && " \
229 "mmc read 0x80680000 0x3400 0x20 && " \
230 "esbc_validate 0x80640000 && " \
231 "esbc_validate 0x80680000 ;" \
Priyanka Jain8f5bd972021-07-19 14:53:34 +0530232 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530233 "mcmemsize=0x70000000\0"
234#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000235#endif /* CONFIG_TFABOOT */
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530236
Tom Rinic9edebe2022-12-04 10:03:50 -0500237#undef CFG_EXTRA_ENV_SETTINGS
Pankit Gargf5c2a832018-12-27 04:37:55 +0000238#ifdef CONFIG_TFABOOT
Tom Rinic9edebe2022-12-04 10:03:50 -0500239#define CFG_EXTRA_ENV_SETTINGS \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530240 "BOARD=ls1088ardb\0" \
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530241 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Ashish Kumar5676ceb2017-11-06 13:18:43 +0530242 "ramdisk_addr=0x800000\0" \
243 "ramdisk_size=0x2000000\0" \
244 "fdt_high=0xa0000000\0" \
245 "initrd_high=0xffffffffffffffff\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530246 "kernel_addr=0x1000000\0" \
247 "kernel_addr_sd=0x8000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000248 "kernelhdr_addr_sd=0x3000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530249 "kernel_start=0x580100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000250 "kernelheader_start=0x580600000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530251 "scriptaddr=0x80000000\0" \
252 "scripthdraddr=0x80080000\0" \
253 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000254 "kernelheader_addr=0x600000\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530255 "kernelheader_addr_r=0x80200000\0" \
256 "kernel_addr_r=0x81000000\0" \
257 "kernelheader_size=0x40000\0" \
258 "fdt_addr_r=0x90000000\0" \
259 "load_addr=0xa0000000\0" \
260 "kernel_size=0x2800000\0" \
261 "kernel_size_sd=0x14000\0" \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000262 "kernelhdr_size_sd=0x20\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000263 QSPI_MC_INIT_CMD \
264 "mcmemsize=0x70000000\0" \
265 BOOTENV \
266 "boot_scripts=ls1088ardb_boot.scr\0" \
267 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
268 "scan_dev_for_boot_part=" \
269 "part list ${devtype} ${devnum} devplist; " \
270 "env exists devplist || setenv devplist 1; " \
271 "for distro_bootpart in ${devplist}; do " \
272 "if fstype ${devtype} " \
273 "${devnum}:${distro_bootpart} " \
274 "bootfstype; then " \
275 "run scan_dev_for_boot; " \
276 "fi; " \
277 "done\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000278 "boot_a_script=" \
279 "load ${devtype} ${devnum}:${distro_bootpart} " \
280 "${scriptaddr} ${prefix}${script}; " \
281 "env exists secureboot && load ${devtype} " \
282 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000283 "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
284 "env exists secureboot " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000285 "&& esbc_validate ${scripthdraddr};" \
286 "source ${scriptaddr}\0" \
287 "installer=load mmc 0:2 $load_addr " \
288 "/flex_installer_arm64.itb; " \
289 "env exists mcinitcmd && run mcinitcmd && " \
290 "mmc read 0x80001000 0x6800 0x800;" \
291 "fsl_mc lazyapply dpl 0x80001000;" \
292 "bootm $load_addr#ls1088ardb\0" \
293 "qspi_bootcmd=echo Trying load from qspi..;" \
294 "sf probe && sf read $load_addr " \
295 "$kernel_addr $kernel_size ; env exists secureboot " \
296 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
297 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
298 "bootm $load_addr#$BOARD\0" \
299 "sd_bootcmd=echo Trying load from sd card..;" \
300 "mmcinfo; mmc read $load_addr " \
301 "$kernel_addr_sd $kernel_size_sd ;" \
302 "env exists secureboot && mmc read $kernelheader_addr_r "\
303 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
304 " && esbc_validate ${kernelheader_addr_r};" \
305 "bootm $load_addr#$BOARD\0"
306#else
Tom Rinic9edebe2022-12-04 10:03:50 -0500307#define CFG_EXTRA_ENV_SETTINGS \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000308 "BOARD=ls1088ardb\0" \
309 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
310 "ramdisk_addr=0x800000\0" \
311 "ramdisk_size=0x2000000\0" \
312 "fdt_high=0xa0000000\0" \
313 "initrd_high=0xffffffffffffffff\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000314 "kernel_addr=0x1000000\0" \
315 "kernel_addr_sd=0x8000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000316 "kernelhdr_addr_sd=0x3000\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000317 "kernel_start=0x580100000\0" \
318 "kernelheader_start=0x580800000\0" \
319 "scriptaddr=0x80000000\0" \
320 "scripthdraddr=0x80080000\0" \
321 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000322 "kernelheader_addr=0x600000\0" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000323 "kernelheader_addr_r=0x80200000\0" \
324 "kernel_addr_r=0x81000000\0" \
325 "kernelheader_size=0x40000\0" \
326 "fdt_addr_r=0x90000000\0" \
327 "load_addr=0xa0000000\0" \
328 "kernel_size=0x2800000\0" \
329 "kernel_size_sd=0x14000\0" \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000330 "kernelhdr_size_sd=0x20\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530331 MC_INIT_CMD \
332 BOOTENV \
333 "boot_scripts=ls1088ardb_boot.scr\0" \
334 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
335 "scan_dev_for_boot_part=" \
336 "part list ${devtype} ${devnum} devplist; " \
337 "env exists devplist || setenv devplist 1; " \
338 "for distro_bootpart in ${devplist}; do " \
339 "if fstype ${devtype} " \
340 "${devnum}:${distro_bootpart} " \
341 "bootfstype; then " \
342 "run scan_dev_for_boot; " \
343 "fi; " \
344 "done\0" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530345 "boot_a_script=" \
346 "load ${devtype} ${devnum}:${distro_bootpart} " \
347 "${scriptaddr} ${prefix}${script}; " \
348 "env exists secureboot && load ${devtype} " \
349 "${devnum}:${distro_bootpart} " \
350 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
351 "&& esbc_validate ${scripthdraddr};" \
352 "source ${scriptaddr}\0" \
353 "installer=load mmc 0:2 $load_addr " \
354 "/flex_installer_arm64.itb; " \
355 "env exists mcinitcmd && run mcinitcmd && " \
Jagdish Gediya40febde2018-06-05 09:04:05 +0530356 "mmc read 0x80001000 0x6800 0x800;" \
357 "fsl_mc lazyapply dpl 0x80001000;" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530358 "bootm $load_addr#ls1088ardb\0" \
359 "qspi_bootcmd=echo Trying load from qspi..;" \
360 "sf probe && sf read $load_addr " \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530361 "$kernel_addr $kernel_size ; env exists secureboot " \
362 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
363 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530364 "bootm $load_addr#$BOARD\0" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530365 "sd_bootcmd=echo Trying load from sd card..;" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530366 "mmcinfo; mmc read $load_addr " \
367 "$kernel_addr_sd $kernel_size_sd ;" \
Udit Agarwal09fd5792017-11-22 09:01:26 +0530368 "env exists secureboot && mmc read $kernelheader_addr_r "\
369 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
370 " && esbc_validate ${kernelheader_addr_r};" \
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530371 "bootm $load_addr#$BOARD\0"
Pankit Gargf5c2a832018-12-27 04:37:55 +0000372#endif /* CONFIG_TFABOOT */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530373
Pankit Gargf5c2a832018-12-27 04:37:55 +0000374#ifdef CONFIG_TFABOOT
375#define QSPI_NOR_BOOTCOMMAND \
Udit Agarwal11e1a572019-11-20 08:49:06 +0000376 "sf read 0x80001000 0xd00000 0x100000;" \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000377 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000378 " && sf read 0x806C0000 0x6C0000 0x100000 " \
379 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000380 "&& fsl_mc lazyapply dpl 0x80001000;" \
381 "run distro_bootcmd;run qspi_bootcmd;" \
382 "env exists secureboot && esbc_halt;"
383#define SD_BOOTCOMMAND \
384 "env exists mcinitcmd && mmcinfo; " \
385 "mmc read 0x80001000 0x6800 0x800; " \
386 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singhf745ae92020-01-22 10:32:34 +0000387 " && mmc read 0x806C0000 0x3600 0x20 " \
388 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Gargf5c2a832018-12-27 04:37:55 +0000389 "&& fsl_mc lazyapply dpl 0x80001000;" \
390 "run distro_bootcmd;run sd_bootcmd;" \
391 "env exists secureboot && esbc_halt;"
392#else
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530393#if defined(CONFIG_QSPI_BOOT)
394/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Udit Agarwal09fd5792017-11-22 09:01:26 +0530395
Ashish Kumar2e1fcf32017-11-06 13:19:28 +0530396/* Try to boot an on-SD kernel first, then do normal distro boot */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530397#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000398#endif /* CONFIG_TFABOOT */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530399
400/* MAC/PHY configuration */
401#ifdef CONFIG_FSL_MC_ENET
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530402#define AQ_PHY_ADDR1 0x00
403#define AQR105_IRQ_MASK 0x00000004
404
405#define QSGMII1_PORT1_PHY_ADDR 0x0c
406#define QSGMII1_PORT2_PHY_ADDR 0x0d
407#define QSGMII1_PORT3_PHY_ADDR 0x0e
408#define QSGMII1_PORT4_PHY_ADDR 0x0f
409#define QSGMII2_PORT1_PHY_ADDR 0x1c
410#define QSGMII2_PORT2_PHY_ADDR 0x1d
411#define QSGMII2_PORT3_PHY_ADDR 0x1e
412#define QSGMII2_PORT4_PHY_ADDR 0x1f
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530413#endif
Sumit Garg08da8b22018-01-06 09:04:24 +0530414#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530415
Sumit Garg08da8b22018-01-06 09:04:24 +0530416#ifndef SPL_NO_ENV
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530417
418#define BOOT_TARGET_DEVICES(func) \
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530419 func(MMC, mmc, 0) \
Era Tiwarid07527b2020-05-15 12:48:39 +0530420 func(USB, usb, 0) \
Mian Yousaf Kaukab30a7a632019-01-29 16:38:32 +0100421 func(SCSI, scsi, 0) \
422 func(DHCP, dhcp, na)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530423#include <config_distro_bootcmd.h>
Sumit Garg08da8b22018-01-06 09:04:24 +0530424#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530425
426#include <asm/fsl_secure_boot.h>
427
428#endif /* __LS1088A_RDB_H */