blob: 2fe57e4846a5866202945a284e7a2caf0404676d [file] [log] [blame]
Lucile Quiriona84f6f92015-06-30 17:17:47 -04001/*
2 * Copyright (C) 2015, Savoir-faire Linux Inc.
3 *
4 * Derived from MX51EVK code by
5 * Guennadi Liakhovetski <lg@denx.de>
6 * Freescale Semiconductor, Inc.
7 *
8 * Configuration settings for the TS4800 Board
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/* High Level Configuration Options */
Lucile Quiriona84f6f92015-06-30 17:17:47 -040017
Bin Meng75574052016-02-05 19:30:11 -080018#define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is a 2nd stage bootloader */
Lucile Quiriona84f6f92015-06-30 17:17:47 -040019
20#define CONFIG_HW_WATCHDOG
21
Tom Rini48157342017-01-25 20:42:35 -050022#define CONFIG_MACH_TYPE MACH_TYPE_TS48XX
23
Lucile Quiriona84f6f92015-06-30 17:17:47 -040024/* text base address used when linking */
Lucile Quiriona84f6f92015-06-30 17:17:47 -040025
26#include <asm/arch/imx-regs.h>
27
28/* enable passing of ATAGs */
29#define CONFIG_CMDLINE_TAG
30#define CONFIG_SETUP_MEMORY_TAGS
31#define CONFIG_INITRD_TAG
32#define CONFIG_REVISION_TAG
33
Lucile Quiriona84f6f92015-06-30 17:17:47 -040034/*
35 * Size of malloc() pool
36 */
37#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
38
39/*
40 * Hardware drivers
41 */
42
43#define CONFIG_MXC_UART
44#define CONFIG_MXC_UART_BASE UART1_BASE
Lucile Quiriona84f6f92015-06-30 17:17:47 -040045
46/*
47 * SPI Configs
48 * */
49#define CONFIG_HARD_SPI /* puts SPI: ready */
Lucile Quiriona84f6f92015-06-30 17:17:47 -040050
51/*
52 * MMC Configs
53 * */
54#define CONFIG_FSL_ESDHC
55#define CONFIG_SYS_FSL_ESDHC_ADDR MMC_SDHC1_BASE_ADDR
56
Damien Riegel40137112015-06-30 17:17:48 -040057/*
58 * Eth Configs
59 */
60#define CONFIG_MII
Damien Riegel40137112015-06-30 17:17:48 -040061#define CONFIG_PHY_SMSC
62
63#define CONFIG_FEC_MXC
64#define IMX_FEC_BASE FEC_BASE_ADDR
65#define CONFIG_ETHPRIME "FEC"
66#define CONFIG_FEC_MXC_PHYADDR 0
67
Lucile Quiriona84f6f92015-06-30 17:17:47 -040068/* allow to overwrite serial and ethaddr */
69#define CONFIG_ENV_OVERWRITE /* disable vendor parameters protection (serial#, ethaddr) */
Lucile Quiriona84f6f92015-06-30 17:17:47 -040070
71/***********************************************************
72 * Command definition
73 ***********************************************************/
74
Lucile Quiriona84f6f92015-06-30 17:17:47 -040075/* Environment variables */
76
Lucile Quiriona84f6f92015-06-30 17:17:47 -040077
78#define CONFIG_LOADADDR 0x91000000 /* loadaddr env var */
79
80#define CONFIG_EXTRA_ENV_SETTINGS \
81 "script=boot.scr\0" \
Damien Riegel191ed222016-04-21 17:34:02 -040082 "image=zImage\0" \
83 "fdt_file=imx51-ts4800.dtb\0" \
84 "fdt_addr=0x90fe0000\0" \
Lucile Quiriona84f6f92015-06-30 17:17:47 -040085 "mmcdev=0\0" \
Damien Riegel191ed222016-04-21 17:34:02 -040086 "mmcpart=2\0" \
87 "mmcroot=/dev/mmcblk0p3 rootwait rw\0" \
88 "mmcargs=setenv bootargs root=${mmcroot}\0" \
Lucile Quiriona84f6f92015-06-30 17:17:47 -040089 "addtty=setenv bootargs ${bootargs} console=ttymxc0,${baudrate}\0" \
90 "loadbootscript=" \
91 "fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
92 "bootscript=echo Running bootscript from mmc ...; " \
93 "source\0" \
94 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image};\0" \
Damien Riegel191ed222016-04-21 17:34:02 -040095 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
Lucile Quiriona84f6f92015-06-30 17:17:47 -040096 "mmcboot=echo Booting from mmc ...; " \
97 "run mmcargs addtty; " \
Damien Riegel191ed222016-04-21 17:34:02 -040098 "if run loadfdt; then " \
99 "bootz ${loadaddr} - ${fdt_addr}; " \
100 "else " \
101 "echo ERR: cannot load FDT; " \
102 "fi; "
103
Lucile Quiriona84f6f92015-06-30 17:17:47 -0400104
105#define CONFIG_BOOTCOMMAND \
106 "mmc dev ${mmcdev}; if mmc rescan; then " \
107 "if run loadbootscript; then " \
108 "run bootscript; " \
109 "else " \
110 "if run loadimage; then " \
111 "run mmcboot; " \
112 "fi; " \
113 "fi; " \
114 "fi; "
115
116/*
117 * Miscellaneous configurable options
118 */
Lucile Quiriona84f6f92015-06-30 17:17:47 -0400119
120#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
121
Lucile Quiriona84f6f92015-06-30 17:17:47 -0400122/*-----------------------------------------------------------------------
123 * Physical Memory Map
124 */
125#define CONFIG_NR_DRAM_BANKS 1
126#define PHYS_SDRAM_1 CSD0_BASE_ADDR
127#define PHYS_SDRAM_1_SIZE (256 * 1024 * 1024)
128
129#define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1)
130#define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR)
131#define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE)
132
Lucile Quiriona84f6f92015-06-30 17:17:47 -0400133#define CONFIG_SYS_INIT_SP_OFFSET \
134 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
135#define CONFIG_SYS_INIT_SP_ADDR \
136 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
137
138/* Low level init */
139#define CONFIG_SYS_DDR_CLKSEL 0
140#define CONFIG_SYS_CLKTL_CBCDR 0x59E35100
141#define CONFIG_SYS_MAIN_PWR_ON
142
143/*-----------------------------------------------------------------------
144 * Environment organization
145 */
146
147#define CONFIG_ENV_OFFSET (6 * 64 * 1024)
148#define CONFIG_ENV_SIZE (8 * 1024)
Lucile Quiriona84f6f92015-06-30 17:17:47 -0400149#define CONFIG_SYS_MMC_ENV_DEV 0
150
151#endif