blob: c27e7a31fe8069930e405fd1669c4e88e0ac79ea [file] [log] [blame]
Andy Fleming71706df2007-04-23 02:54:25 -05001/*
Kumar Gala957ff362011-01-04 18:01:49 -06002 * Copyright 2004-2007, 2010-2011 Freescale Semiconductor.
Andy Fleming71706df2007-04-23 02:54:25 -05003 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Andy Fleming71706df2007-04-23 02:54:25 -05005 */
6
7/*
8 * mpc8568mds board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Kumar Gala957ff362011-01-04 18:01:49 -060013#define CONFIG_SYS_SRIO
14#define CONFIG_SRIO1 /* SRIO port 1 */
15
Haiying Wangf06709f2007-11-14 15:52:06 -050016#define CONFIG_PCI1 1 /* PCI controller */
17#define CONFIG_PCIE1 1 /* PCIE controller */
18#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000019#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala93166d22007-12-07 12:17:34 -060020#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050021#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Wolfgang Denka1be4762008-05-20 16:00:29 +020022#define CONFIG_TSEC_ENET /* tsec ethernet support */
Andy Fleming088e82c2007-08-15 20:03:34 -050023#define CONFIG_QE /* Enable QE */
Andy Fleming71706df2007-04-23 02:54:25 -050024#define CONFIG_ENV_OVERWRITE
Andy Fleming71706df2007-04-23 02:54:25 -050025
Andy Fleming71706df2007-04-23 02:54:25 -050026#ifndef __ASSEMBLY__
27extern unsigned long get_clock_freq(void);
28#endif /*Replace a call to get_clock_freq (after it is implemented)*/
29#define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
30
31/*
32 * These can be toggled for performance analysis, otherwise use default.
33 */
Wolfgang Denka1be4762008-05-20 16:00:29 +020034#define CONFIG_L2_CACHE /* toggle L2 cache */
Haiying Wang6b9f1942007-08-23 15:20:54 -040035#define CONFIG_BTB /* toggle branch predition */
Andy Fleming71706df2007-04-23 02:54:25 -050036
37/*
38 * Only possible on E500 Version 2 or newer cores.
39 */
40#define CONFIG_ENABLE_36BIT_PHYS 1
41
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
43#define CONFIG_SYS_MEMTEST_END 0x00400000
Andy Fleming71706df2007-04-23 02:54:25 -050044
Timur Tabid8f341c2011-08-04 18:03:41 -050045#define CONFIG_SYS_CCSRBAR 0xe0000000
46#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Andy Fleming71706df2007-04-23 02:54:25 -050047
Jon Loeliger194de262008-03-18 13:51:05 -050048/* DDR Setup */
Jon Loeliger194de262008-03-18 13:51:05 -050049#undef CONFIG_FSL_DDR_INTERACTIVE
50#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
51#define CONFIG_DDR_SPD
Dave Liud3ca1242008-10-28 17:53:38 +080052#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeliger194de262008-03-18 13:51:05 -050053
54#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
55
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
57#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Andy Fleming71706df2007-04-23 02:54:25 -050058
Jon Loeliger194de262008-03-18 13:51:05 -050059#define CONFIG_DIMM_SLOTS_PER_CTLR 1
60#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Andy Fleming71706df2007-04-23 02:54:25 -050061
Jon Loeliger194de262008-03-18 13:51:05 -050062/* I2C addresses of SPD EEPROMs */
63#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
64
65/* Make sure required options are set */
Andy Fleming71706df2007-04-23 02:54:25 -050066#ifndef CONFIG_SPD_EEPROM
67#error ("CONFIG_SPD_EEPROM is required")
68#endif
69
70#undef CONFIG_CLOCKS_IN_MHZ
71
Andy Fleming71706df2007-04-23 02:54:25 -050072/*
73 * Local Bus Definitions
74 */
75
76/*
77 * FLASH on the Local Bus
78 * Two banks, 8M each, using the CFI driver.
79 * Boot from BR0/OR0 bank at 0xff00_0000
80 * Alternate BR1/OR1 bank at 0xff80_0000
81 *
82 * BR0, BR1:
83 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
84 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
85 * Port Size = 16 bits = BRx[19:20] = 10
86 * Use GPCM = BRx[24:26] = 000
87 * Valid = BRx[31] = 1
88 *
89 * 0 4 8 12 16 20 24 28
90 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
91 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
92 *
93 * OR0, OR1:
94 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
95 * Reserved ORx[17:18] = 11, confusion here?
96 * CSNT = ORx[20] = 1
97 * ACS = half cycle delay = ORx[21:22] = 11
98 * SCY = 6 = ORx[24:27] = 0110
99 * TRLX = use relaxed timing = ORx[29] = 1
100 * EAD = use external address latch delay = OR[31] = 1
101 *
102 * 0 4 8 12 16 20 24 28
103 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
104 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_BCSR_BASE 0xf8000000
Andy Fleming71706df2007-04-23 02:54:25 -0500106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
Andy Fleming71706df2007-04-23 02:54:25 -0500108
109/*Chip select 0 - Flash*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_BR0_PRELIM 0xfe001001
111#define CONFIG_SYS_OR0_PRELIM 0xfe006ff7
Andy Fleming71706df2007-04-23 02:54:25 -0500112
113/*Chip slelect 1 - BCSR*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_BR1_PRELIM 0xf8000801
115#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
Andy Fleming71706df2007-04-23 02:54:25 -0500116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117/*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */
118#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
119#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
120#undef CONFIG_SYS_FLASH_CHECKSUM
121#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
122#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Andy Fleming71706df2007-04-23 02:54:25 -0500123
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200124#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Andy Fleming71706df2007-04-23 02:54:25 -0500125
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200126#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_FLASH_CFI
128#define CONFIG_SYS_FLASH_EMPTY_INFO
Andy Fleming71706df2007-04-23 02:54:25 -0500129
Andy Fleming71706df2007-04-23 02:54:25 -0500130/*
131 * SDRAM on the LocalBus
132 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
134#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Andy Fleming71706df2007-04-23 02:54:25 -0500135
Andy Fleming71706df2007-04-23 02:54:25 -0500136/*Chip select 2 - SDRAM*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_BR2_PRELIM 0xf0001861
138#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Andy Fleming71706df2007-04-23 02:54:25 -0500139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
141#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
142#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
143#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Andy Fleming71706df2007-04-23 02:54:25 -0500144
145/*
Andy Fleming71706df2007-04-23 02:54:25 -0500146 * Common settings for all Local Bus SDRAM commands.
147 * At run time, either BSMA1516 (for CPU 1.1)
148 * or BSMA1617 (for CPU 1.0) (old)
149 * is OR'ed in too.
150 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500151#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
152 | LSDMR_PRETOACT7 \
153 | LSDMR_ACTTORW7 \
154 | LSDMR_BL8 \
155 | LSDMR_WRC4 \
156 | LSDMR_CL3 \
157 | LSDMR_RFEN \
Andy Fleming71706df2007-04-23 02:54:25 -0500158 )
159
160/*
161 * The bcsr registers are connected to CS3 on MDS.
162 * The new memory map places bcsr at 0xf8000000.
163 *
164 * For BR3, need:
165 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
166 * port-size = 8-bits = BR[19:20] = 01
167 * no parity checking = BR[21:22] = 00
168 * GPMC for MSEL = BR[24:26] = 000
169 * Valid = BR[31] = 1
170 *
171 * 0 4 8 12 16 20 24 28
172 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
173 *
174 * For OR3, need:
175 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
176 * disable buffer ctrl OR[19] = 0
177 * CSNT OR[20] = 1
178 * ACS OR[21:22] = 11
179 * XACS OR[23] = 1
180 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
181 * SETA OR[28] = 0
182 * TRLX OR[29] = 1
183 * EHTR OR[30] = 1
184 * EAD extra time OR[31] = 1
185 *
186 * 0 4 8 12 16 20 24 28
187 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
188 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_BCSR (0xf8000000)
Andy Fleming71706df2007-04-23 02:54:25 -0500190
191/*Chip slelect 4 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_BR4_PRELIM 0xf8008801
193#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
Andy Fleming71706df2007-04-23 02:54:25 -0500194
195/*Chip select 5 - PIB*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_BR5_PRELIM 0xf8010801
197#define CONFIG_SYS_OR5_PRELIM 0xffff69f7
Andy Fleming71706df2007-04-23 02:54:25 -0500198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_RAM_LOCK 1
200#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200201#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Andy Fleming71706df2007-04-23 02:54:25 -0500202
Wolfgang Denk0191e472010-10-26 14:34:52 +0200203#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Andy Fleming71706df2007-04-23 02:54:25 -0500205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
York Sunaab5f942017-06-09 12:50:26 -0700207#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Andy Fleming71706df2007-04-23 02:54:25 -0500208
209/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_NS16550_SERIAL
211#define CONFIG_SYS_NS16550_REG_SIZE 1
212#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Andy Fleming71706df2007-04-23 02:54:25 -0500213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_BAUDRATE_TABLE \
Andy Fleming71706df2007-04-23 02:54:25 -0500215 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
216
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
218#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Andy Fleming71706df2007-04-23 02:54:25 -0500219
Andy Fleming71706df2007-04-23 02:54:25 -0500220/*
221 * I2C
222 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200223#define CONFIG_SYS_I2C
224#define CONFIG_SYS_I2C_FSL
225#define CONFIG_SYS_FSL_I2C_SPEED 400000
226#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
227#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
228#define CONFIG_SYS_FSL_I2C2_SPEED 400000
229#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
230#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
231#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Andy Fleming71706df2007-04-23 02:54:25 -0500233
234/*
235 * General PCI
236 * Memory Addresses are mapped 1-1. I/O is mapped from 0
237 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600238#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600239#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600240#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600242#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600243#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
245#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming71706df2007-04-23 02:54:25 -0500246
Kumar Gala2be70fa2010-12-17 10:13:19 -0600247#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600248#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala3fe80872008-12-02 16:08:36 -0600249#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600250#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600252#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600253#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
255#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Andy Fleming71706df2007-04-23 02:54:25 -0500256
Kumar Gala957ff362011-01-04 18:01:49 -0600257#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
258#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
259#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
260#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Andy Fleming71706df2007-04-23 02:54:25 -0500261
Andy Flemingee0e9172007-08-14 00:14:25 -0500262#ifdef CONFIG_QE
263/*
264 * QE UEC ethernet configuration
265 */
266#define CONFIG_UEC_ETH
267#ifndef CONFIG_TSEC_ENET
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500268#define CONFIG_ETHPRIME "UEC0"
Andy Flemingee0e9172007-08-14 00:14:25 -0500269#endif
270#define CONFIG_PHY_MODE_NEED_CHANGE
271#define CONFIG_eTSEC_MDIO_BUS
272
273#ifdef CONFIG_eTSEC_MDIO_BUS
Wolfgang Denka1be4762008-05-20 16:00:29 +0200274#define CONFIG_MIIM_ADDRESS 0xE0024520
Andy Flemingee0e9172007-08-14 00:14:25 -0500275#endif
276
277#define CONFIG_UEC_ETH1 /* GETH1 */
278
279#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
281#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
282#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16
283#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
284#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming7832a462011-04-13 00:37:12 -0500285#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100286#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Andy Flemingee0e9172007-08-14 00:14:25 -0500287#endif
288
289#define CONFIG_UEC_ETH2 /* GETH2 */
290
291#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
293#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
294#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16
295#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
296#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming7832a462011-04-13 00:37:12 -0500297#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100298#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Andy Flemingee0e9172007-08-14 00:14:25 -0500299#endif
300#endif /* CONFIG_QE */
301
Haiying Wang593ac162007-11-19 10:02:13 -0500302#if defined(CONFIG_PCI)
Andy Fleming71706df2007-04-23 02:54:25 -0500303#undef CONFIG_EEPRO100
304#undef CONFIG_TULIP
305
306#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Andy Fleming71706df2007-04-23 02:54:25 -0500308
309#endif /* CONFIG_PCI */
310
Andy Flemingee0e9172007-08-14 00:14:25 -0500311#if defined(CONFIG_TSEC_ENET)
312
Andy Fleming71706df2007-04-23 02:54:25 -0500313#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500314#define CONFIG_TSEC1 1
315#define CONFIG_TSEC1_NAME "eTSEC0"
316#define CONFIG_TSEC2 1
317#define CONFIG_TSEC2_NAME "eTSEC1"
Andy Fleming71706df2007-04-23 02:54:25 -0500318
319#define TSEC1_PHY_ADDR 2
320#define TSEC2_PHY_ADDR 3
321
322#define TSEC1_PHYIDX 0
323#define TSEC2_PHYIDX 0
324
Andy Fleming09b88df2007-08-15 20:03:25 -0500325#define TSEC1_FLAGS TSEC_GIGABIT
326#define TSEC2_FLAGS TSEC_GIGABIT
327
Andy Fleming088e82c2007-08-15 20:03:34 -0500328/* Options are: eTSEC[0-1] */
Andy Fleming71706df2007-04-23 02:54:25 -0500329#define CONFIG_ETHPRIME "eTSEC0"
330
331#endif /* CONFIG_TSEC_ENET */
332
333/*
334 * Environment
335 */
York Sunaab5f942017-06-09 12:50:26 -0700336#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200337#define CONFIG_ENV_SIZE 0x2000
York Sunaab5f942017-06-09 12:50:26 -0700338#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Andy Fleming71706df2007-04-23 02:54:25 -0500339
340#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Andy Fleming71706df2007-04-23 02:54:25 -0500342
Jon Loeligere63319f2007-06-13 13:22:08 -0500343/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500344 * BOOTP options
345 */
346#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500347
Andy Fleming71706df2007-04-23 02:54:25 -0500348#undef CONFIG_WATCHDOG /* watchdog disabled */
349
350/*
351 * Miscellaneous configurable options
352 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200353#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Andy Fleming71706df2007-04-23 02:54:25 -0500354
355/*
356 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500357 * have to be in the first 64 MB of memory, since this is
Andy Fleming71706df2007-04-23 02:54:25 -0500358 * the maximum mapped by the Linux kernel during initialization.
359 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500360#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
361#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Andy Fleming71706df2007-04-23 02:54:25 -0500362
Jon Loeligere63319f2007-06-13 13:22:08 -0500363#if defined(CONFIG_CMD_KGDB)
Andy Fleming71706df2007-04-23 02:54:25 -0500364#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Andy Fleming71706df2007-04-23 02:54:25 -0500365#endif
366
367/*
368 * Environment Configuration
369 */
370
371/* The mac addresses for all ethernet interface */
Andy Flemingee0e9172007-08-14 00:14:25 -0500372#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
373#define CONFIG_HAS_ETH0
Andy Fleming71706df2007-04-23 02:54:25 -0500374#define CONFIG_HAS_ETH1
Andy Fleming71706df2007-04-23 02:54:25 -0500375#define CONFIG_HAS_ETH2
Andy Flemingee0e9172007-08-14 00:14:25 -0500376#define CONFIG_HAS_ETH3
Andy Fleming71706df2007-04-23 02:54:25 -0500377#endif
378
379#define CONFIG_IPADDR 192.168.1.253
380
381#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000382#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000383#define CONFIG_BOOTFILE "your.uImage"
Andy Fleming71706df2007-04-23 02:54:25 -0500384
385#define CONFIG_SERVERIP 192.168.1.1
386#define CONFIG_GATEWAYIP 192.168.1.1
387#define CONFIG_NETMASK 255.255.255.0
388
389#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
390
Andy Fleming71706df2007-04-23 02:54:25 -0500391#define CONFIG_EXTRA_ENV_SETTINGS \
392 "netdev=eth0\0" \
393 "consoledev=ttyS0\0" \
394 "ramdiskaddr=600000\0" \
395 "ramdiskfile=your.ramdisk.u-boot\0" \
396 "fdtaddr=400000\0" \
397 "fdtfile=your.fdt.dtb\0" \
398 "nfsargs=setenv bootargs root=/dev/nfs rw " \
399 "nfsroot=$serverip:$rootpath " \
400 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
401 "console=$consoledev,$baudrate $othbootargs\0" \
402 "ramargs=setenv bootargs root=/dev/ram rw " \
403 "console=$consoledev,$baudrate $othbootargs\0" \
404
Andy Fleming71706df2007-04-23 02:54:25 -0500405#define CONFIG_NFSBOOTCOMMAND \
406 "run nfsargs;" \
407 "tftp $loadaddr $bootfile;" \
408 "tftp $fdtaddr $fdtfile;" \
409 "bootm $loadaddr - $fdtaddr"
410
Andy Fleming71706df2007-04-23 02:54:25 -0500411#define CONFIG_RAMBOOTCOMMAND \
412 "run ramargs;" \
413 "tftp $ramdiskaddr $ramdiskfile;" \
414 "tftp $loadaddr $bootfile;" \
415 "bootm $loadaddr $ramdiskaddr"
416
417#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
418
419#endif /* __CONFIG_H */