Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 2 | /* |
Pramod Kumar | a053182 | 2018-10-12 14:04:27 +0000 | [diff] [blame] | 3 | * Copyright 2017-2018 NXP |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef __LS1088_COMMON_H |
| 7 | #define __LS1088_COMMON_H |
| 8 | |
Sumit Garg | 08da8b2 | 2018-01-06 09:04:24 +0530 | [diff] [blame] | 9 | /* SPL build */ |
| 10 | #ifdef CONFIG_SPL_BUILD |
| 11 | #define SPL_NO_BOARDINFO |
| 12 | #define SPL_NO_QIXIS |
| 13 | #define SPL_NO_PCI |
| 14 | #define SPL_NO_ENV |
| 15 | #define SPL_NO_RTC |
| 16 | #define SPL_NO_USB |
| 17 | #define SPL_NO_SATA |
| 18 | #define SPL_NO_QSPI |
| 19 | #define SPL_NO_IFC |
Sumit Garg | 08da8b2 | 2018-01-06 09:04:24 +0530 | [diff] [blame] | 20 | #endif |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 21 | |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 22 | #include <asm/arch/stream_id_lsch3.h> |
| 23 | #include <asm/arch/config.h> |
| 24 | #include <asm/arch/soc.h> |
| 25 | |
Pramod Kumar | a053182 | 2018-10-12 14:04:27 +0000 | [diff] [blame] | 26 | #define LS1088ARDB_PB_BOARD 0x4A |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 27 | /* Link Definitions */ |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 28 | |
| 29 | /* Link Definitions */ |
Tom Rini | 376b88a | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 30 | #define CFG_SYS_FSL_QSPI_BASE 0x20000000 |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 31 | |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 32 | #define CONFIG_VERY_BIG_RAM |
| 33 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL |
Tom Rini | 376b88a | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 34 | #define CFG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 35 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 36 | #define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 37 | /* |
| 38 | * SMP Definitinos |
| 39 | */ |
Michael Walle | f056e0f | 2020-06-01 21:53:26 +0200 | [diff] [blame] | 40 | #define CPU_RELEASE_ADDR secondary_boot_addr |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 41 | |
Biwen Li | a5c9e12 | 2021-02-05 19:01:58 +0800 | [diff] [blame] | 42 | /* GPIO */ |
Biwen Li | a5c9e12 | 2021-02-05 19:01:58 +0800 | [diff] [blame] | 43 | |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 44 | /* I2C */ |
Chuanhua Han | 8a89846 | 2019-07-23 18:43:11 +0800 | [diff] [blame] | 45 | |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 46 | |
| 47 | /* Serial Port */ |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 48 | #define CONFIG_SYS_NS16550_SERIAL |
| 49 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 50 | #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2) |
| 51 | |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 52 | /* |
| 53 | * During booting, IFC is mapped at the region of 0x30000000. |
| 54 | * But this region is limited to 256MB. To accommodate NOR, promjet |
| 55 | * and FPGA. This region is divided as below: |
| 56 | * 0x30000000 - 0x37ffffff : 128MB : NOR flash |
| 57 | * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet |
| 58 | * 0x3C000000 - 0x40000000 : 64MB : FPGA etc |
| 59 | * |
| 60 | * To accommodate bigger NOR flash and other devices, we will map IFC |
| 61 | * chip selects to as below: |
| 62 | * 0x5_1000_0000..0x5_1fff_ffff Memory Hole |
| 63 | * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB) |
| 64 | * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB |
| 65 | * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet) |
| 66 | * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet) |
| 67 | * |
| 68 | * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation. |
| 69 | * CONFIG_SYS_FLASH_BASE has the final address (core view) |
| 70 | * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) |
| 71 | * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 72 | * CONFIG_TEXT_BASE is linked to 0x30000000 for booting |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 73 | */ |
| 74 | |
| 75 | #define CONFIG_SYS_FLASH_BASE 0x580000000ULL |
| 76 | #define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000 |
| 77 | #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 |
| 78 | |
| 79 | #define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000 |
| 80 | #define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000 |
| 81 | |
| 82 | #ifndef __ASSEMBLY__ |
| 83 | unsigned long long get_qixis_addr(void); |
| 84 | #endif |
| 85 | |
| 86 | #define QIXIS_BASE get_qixis_addr() |
| 87 | #define QIXIS_BASE_PHYS 0x20000000 |
| 88 | #define QIXIS_BASE_PHYS_EARLY 0xC000000 |
| 89 | |
| 90 | |
| 91 | #define CONFIG_SYS_NAND_BASE 0x530000000ULL |
| 92 | #define CONFIG_SYS_NAND_BASE_PHYS 0x30000000 |
| 93 | |
| 94 | |
| 95 | /* MC firmware */ |
| 96 | /* TODO Actual DPL max length needs to be confirmed with the MC FW team */ |
| 97 | #define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000 |
| 98 | #define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000 |
| 99 | #define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000 |
| 100 | #define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000 |
| 101 | #define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000 |
| 102 | #define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000 |
Bogdan Purcareata | 33ba939 | 2017-10-05 06:56:53 +0000 | [diff] [blame] | 103 | |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 104 | /* |
| 105 | * Carve out a DDR region which will not be used by u-boot/Linux |
| 106 | * |
| 107 | * It will be used by MC and Debug Server. The MC region must be |
| 108 | * 512MB aligned, so the min size to hide is 512MB. |
| 109 | */ |
| 110 | |
| 111 | #if defined(CONFIG_FSL_MC_ENET) |
Meenakshi Aggarwal | 67f195c | 2019-02-27 14:41:02 +0530 | [diff] [blame] | 112 | #define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024) |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 113 | #endif |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 114 | |
| 115 | /* Miscellaneous configurable options */ |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 116 | |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 117 | /* Physical Memory Map */ |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 118 | |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 119 | #define CONFIG_HWCONFIG |
| 120 | #define HWCONFIG_BUFFER_SIZE 128 |
| 121 | |
Sumit Garg | 08da8b2 | 2018-01-06 09:04:24 +0530 | [diff] [blame] | 122 | #ifndef SPL_NO_ENV |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 123 | /* Initial environment variables */ |
| 124 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 125 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
| 126 | "loadaddr=0x80100000\0" \ |
| 127 | "kernel_addr=0x100000\0" \ |
| 128 | "ramdisk_addr=0x800000\0" \ |
| 129 | "ramdisk_size=0x2000000\0" \ |
| 130 | "fdt_high=0xa0000000\0" \ |
| 131 | "initrd_high=0xffffffffffffffff\0" \ |
| 132 | "kernel_start=0x581000000\0" \ |
| 133 | "kernel_load=0xa0000000\0" \ |
| 134 | "kernel_size=0x2800000\0" \ |
| 135 | "console=ttyAMA0,38400n8\0" \ |
| 136 | "mcinitcmd=fsl_mc start mc 0x580a00000" \ |
| 137 | " 0x580e00000 \0" |
Sumit Garg | 08da8b2 | 2018-01-06 09:04:24 +0530 | [diff] [blame] | 138 | #endif |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 139 | |
Ashish Kumar | 5676ceb | 2017-11-06 13:18:43 +0530 | [diff] [blame] | 140 | #ifdef CONFIG_SPL |
Udit Agarwal | 22ec238 | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 141 | #ifdef CONFIG_NXP_ESBC |
Sumit Garg | 19ef035 | 2018-01-06 09:04:25 +0530 | [diff] [blame] | 142 | #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) |
| 143 | /* |
| 144 | * HDR would be appended at end of image and copied to DDR along |
| 145 | * with U-Boot image. Here u-boot max. size is 512K. So if binary |
| 146 | * size increases then increase this size in case of secure boot as |
| 147 | * it uses raw u-boot image instead of fit image. |
| 148 | */ |
Udit Agarwal | 22ec238 | 2019-11-07 16:11:32 +0000 | [diff] [blame] | 149 | #endif /* ifdef CONFIG_NXP_ESBC */ |
Sumit Garg | 19ef035 | 2018-01-06 09:04:25 +0530 | [diff] [blame] | 150 | |
Ashish Kumar | 5676ceb | 2017-11-06 13:18:43 +0530 | [diff] [blame] | 151 | #endif |
Ashish Kumar | 227b4bc | 2017-08-31 16:12:54 +0530 | [diff] [blame] | 152 | |
| 153 | #endif /* __LS1088_COMMON_H */ |