Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2014 Freescale Semiconductor, Inc. |
Yangbo Lu | bb32e68 | 2021-06-03 10:51:19 +0800 | [diff] [blame] | 4 | * Copyright 2020-2021 NXP |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * T2080 RDB/PCIe board configuration file |
| 9 | */ |
| 10 | |
| 11 | #ifndef __T2080RDB_H |
| 12 | #define __T2080RDB_H |
| 13 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 14 | #include <linux/stringify.h> |
| 15 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 16 | #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 17 | |
| 18 | /* High Level Configuration Options */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 19 | |
York Sun | fe84507 | 2016-12-28 08:43:45 -0800 | [diff] [blame] | 20 | #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 21 | |
| 22 | #ifdef CONFIG_RAMBOOT_PBL |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 23 | #define RESET_VECTOR_OFFSET 0x27FFC |
| 24 | #define BOOT_PAGE_OFFSET 0x27000 |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 25 | |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 26 | #ifdef CONFIG_MTD_RAW_NAND |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 27 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) |
| 28 | #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000 |
| 29 | #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 30 | #endif |
| 31 | |
| 32 | #ifdef CONFIG_SPIFLASH |
| 33 | #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 34 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) |
| 35 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000) |
| 36 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000) |
| 37 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10) |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 38 | #endif |
| 39 | |
| 40 | #ifdef CONFIG_SDCARD |
| 41 | #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 42 | #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) |
| 43 | #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000) |
| 44 | #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000) |
| 45 | #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10) |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 46 | #endif |
| 47 | |
| 48 | #endif /* CONFIG_RAMBOOT_PBL */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 49 | |
| 50 | #define CONFIG_SRIO_PCIE_BOOT_MASTER |
| 51 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE |
| 52 | /* Set 1M boot space */ |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 53 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000) |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 54 | #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \ |
| 55 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR) |
| 56 | #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 57 | #endif |
| 58 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 59 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
| 60 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc |
| 61 | #endif |
| 62 | |
| 63 | /* |
| 64 | * These can be toggled for performance analysis, otherwise use default. |
| 65 | */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 66 | #ifdef CONFIG_DDR_ECC |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 67 | #define CONFIG_MEM_INIT_VALUE 0xdeadbeef |
| 68 | #endif |
| 69 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 70 | /* |
| 71 | * Config the L3 Cache as L3 SRAM |
| 72 | */ |
Shengzhou Liu | 11ff48a | 2014-04-18 16:43:40 +0800 | [diff] [blame] | 73 | #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 |
Tom Rini | 5cd7ece | 2019-11-18 20:02:10 -0500 | [diff] [blame] | 74 | #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 75 | |
| 76 | #define CONFIG_SYS_DCSRBAR 0xf0000000 |
| 77 | #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull |
| 78 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 79 | /* |
| 80 | * DDR Setup |
| 81 | */ |
| 82 | #define CONFIG_VERY_BIG_RAM |
| 83 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 |
| 84 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 85 | #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */ |
| 86 | #define SPD_EEPROM_ADDRESS1 0x51 |
| 87 | #define SPD_EEPROM_ADDRESS2 0x52 |
| 88 | #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 |
| 89 | #define CTRL_INTLV_PREFERED cacheline |
| 90 | |
| 91 | /* |
| 92 | * IFC Definitions |
| 93 | */ |
| 94 | #define CONFIG_SYS_FLASH_BASE 0xe8000000 |
| 95 | #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) |
| 96 | #define CONFIG_SYS_NOR0_CSPR_EXT (0xf) |
| 97 | #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \ |
| 98 | CSPR_PORT_SIZE_16 | \ |
| 99 | CSPR_MSEL_NOR | \ |
| 100 | CSPR_V) |
| 101 | #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) |
| 102 | |
| 103 | /* NOR Flash Timing Params */ |
| 104 | #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80 |
| 105 | |
| 106 | #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \ |
| 107 | FTIM0_NOR_TEADC(0x5) | \ |
| 108 | FTIM0_NOR_TEAHC(0x5)) |
| 109 | #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \ |
| 110 | FTIM1_NOR_TRAD_NOR(0x1A) |\ |
| 111 | FTIM1_NOR_TSEQRAD_NOR(0x13)) |
| 112 | #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \ |
| 113 | FTIM2_NOR_TCH(0x4) | \ |
| 114 | FTIM2_NOR_TWPH(0x0E) | \ |
| 115 | FTIM2_NOR_TWP(0x1c)) |
| 116 | #define CONFIG_SYS_NOR_FTIM3 0x0 |
| 117 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 118 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 119 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 120 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS } |
| 121 | |
| 122 | /* CPLD on IFC */ |
| 123 | #define CONFIG_SYS_CPLD_BASE 0xffdf0000 |
| 124 | #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE) |
| 125 | #define CONFIG_SYS_CSPR2_EXT (0xf) |
| 126 | #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \ |
| 127 | | CSPR_PORT_SIZE_8 \ |
| 128 | | CSPR_MSEL_GPCM \ |
| 129 | | CSPR_V) |
| 130 | #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) |
| 131 | #define CONFIG_SYS_CSOR2 0x0 |
| 132 | |
| 133 | /* CPLD Timing parameters for IFC CS2 */ |
| 134 | #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ |
| 135 | FTIM0_GPCM_TEADC(0x0e) | \ |
| 136 | FTIM0_GPCM_TEAHC(0x0e)) |
| 137 | #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ |
| 138 | FTIM1_GPCM_TRAD(0x1f)) |
| 139 | #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ |
Shaohui Xie | c2bc460 | 2014-06-26 14:41:33 +0800 | [diff] [blame] | 140 | FTIM2_GPCM_TCH(0x8) | \ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 141 | FTIM2_GPCM_TWP(0x1f)) |
| 142 | #define CONFIG_SYS_CS2_FTIM3 0x0 |
| 143 | |
| 144 | /* NAND Flash on IFC */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 145 | #define CONFIG_SYS_NAND_BASE 0xff800000 |
| 146 | #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE) |
| 147 | |
| 148 | #define CONFIG_SYS_NAND_CSPR_EXT (0xf) |
| 149 | #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ |
| 150 | | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ |
| 151 | | CSPR_MSEL_NAND /* MSEL = NAND */ \ |
| 152 | | CSPR_V) |
| 153 | #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) |
| 154 | |
| 155 | #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ |
| 156 | | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ |
| 157 | | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ |
| 158 | | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \ |
| 159 | | CSOR_NAND_PGS_2K /* Page Size = 2K */\ |
| 160 | | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\ |
| 161 | | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ |
| 162 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 163 | /* ONFI NAND Flash mode0 Timing Params */ |
| 164 | #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \ |
| 165 | FTIM0_NAND_TWP(0x18) | \ |
| 166 | FTIM0_NAND_TWCHT(0x07) | \ |
| 167 | FTIM0_NAND_TWH(0x0a)) |
| 168 | #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \ |
| 169 | FTIM1_NAND_TWBE(0x39) | \ |
| 170 | FTIM1_NAND_TRR(0x0e) | \ |
| 171 | FTIM1_NAND_TRP(0x18)) |
| 172 | #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \ |
| 173 | FTIM2_NAND_TREH(0x0a) | \ |
| 174 | FTIM2_NAND_TWHRE(0x1e)) |
| 175 | #define CONFIG_SYS_NAND_FTIM3 0x0 |
| 176 | |
| 177 | #define CONFIG_SYS_NAND_DDR_LAW 11 |
| 178 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 179 | |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 180 | #if defined(CONFIG_MTD_RAW_NAND) |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 181 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT |
| 182 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR |
| 183 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK |
| 184 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR |
| 185 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 |
| 186 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 |
| 187 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 |
| 188 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 |
| 189 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT |
| 190 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR |
| 191 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK |
| 192 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR |
| 193 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 |
| 194 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 |
| 195 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 |
| 196 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 |
| 197 | #else |
| 198 | #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT |
| 199 | #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR |
| 200 | #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK |
| 201 | #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR |
| 202 | #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 |
| 203 | #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 |
| 204 | #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 |
| 205 | #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 |
| 206 | #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT |
| 207 | #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR |
| 208 | #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK |
| 209 | #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR |
| 210 | #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 |
| 211 | #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 |
| 212 | #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 |
| 213 | #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 |
| 214 | #endif |
| 215 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 216 | #define CONFIG_HWCONFIG |
| 217 | |
| 218 | /* define to use L1 as initial stack */ |
| 219 | #define CONFIG_L1_INIT_RAM |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 220 | #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */ |
| 221 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf |
York Sun | ee7b483 | 2015-08-17 13:31:51 -0700 | [diff] [blame] | 222 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 223 | /* The assembler doesn't like typecast */ |
| 224 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ |
| 225 | ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ |
| 226 | CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) |
| 227 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 |
Tom Rini | 55f3756 | 2022-05-24 14:14:02 -0400 | [diff] [blame] | 228 | #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 229 | |
| 230 | /* |
| 231 | * Serial Port |
| 232 | */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 233 | #define CONFIG_SYS_NS16550_SERIAL |
| 234 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 235 | #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2) |
| 236 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
| 237 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
| 238 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500) |
| 239 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600) |
| 240 | #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500) |
| 241 | #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600) |
| 242 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 243 | /* |
| 244 | * I2C |
| 245 | */ |
Biwen Li | 07b3dcf | 2020-05-01 20:04:19 +0800 | [diff] [blame] | 246 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 247 | #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */ |
| 248 | #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */ |
| 249 | #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */ |
| 250 | #define I2C_MUX_CH_DEFAULT 0x8 |
| 251 | |
Ying Zhang | 3861e82 | 2015-03-10 14:21:36 +0800 | [diff] [blame] | 252 | #define I2C_MUX_CH_VOL_MONITOR 0xa |
| 253 | |
Ying Zhang | 3861e82 | 2015-03-10 14:21:36 +0800 | [diff] [blame] | 254 | /* The lowest and highest voltage allowed for T208xRDB */ |
| 255 | #define VDD_MV_MIN 819 |
| 256 | #define VDD_MV_MAX 1212 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 257 | |
| 258 | /* |
| 259 | * RapidIO |
| 260 | */ |
| 261 | #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000 |
| 262 | #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull |
| 263 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */ |
| 264 | #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000 |
| 265 | #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull |
| 266 | #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */ |
| 267 | /* |
| 268 | * for slave u-boot IMAGE instored in master memory space, |
| 269 | * PHYS must be aligned based on the SIZE |
| 270 | */ |
Liu Gang | 416dbfe | 2014-05-15 14:30:34 +0800 | [diff] [blame] | 271 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull |
| 272 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull |
| 273 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */ |
| 274 | #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 275 | /* |
| 276 | * for slave UCODE and ENV instored in master memory space, |
| 277 | * PHYS must be aligned based on the SIZE |
| 278 | */ |
Liu Gang | 416dbfe | 2014-05-15 14:30:34 +0800 | [diff] [blame] | 279 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 280 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull |
| 281 | #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */ |
| 282 | |
| 283 | /* slave core release by master*/ |
| 284 | #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4 |
| 285 | #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */ |
| 286 | |
| 287 | /* |
| 288 | * SRIO_PCIE_BOOT - SLAVE |
| 289 | */ |
| 290 | #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE |
| 291 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000 |
| 292 | #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \ |
| 293 | (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR) |
| 294 | #endif |
| 295 | |
| 296 | /* |
| 297 | * eSPI - Enhanced SPI |
| 298 | */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 299 | |
| 300 | /* |
| 301 | * General PCI |
| 302 | * Memory space is mapped 1-1, but I/O space must start from 0. |
| 303 | */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 304 | /* controller 1, direct to uli, tgtid 3, Base address 20000 */ |
| 305 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 306 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 307 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 308 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 309 | |
| 310 | /* controller 2, Slot 2, tgtid 2, Base address 201000 */ |
| 311 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 312 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 313 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 314 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 315 | |
| 316 | /* controller 3, Slot 1, tgtid 1, Base address 202000 */ |
| 317 | #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 318 | #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 319 | #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 320 | #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 321 | |
| 322 | /* controller 4, Base address 203000 */ |
| 323 | #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 324 | #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 325 | #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 326 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 327 | /* Qman/Bman */ |
| 328 | #ifndef CONFIG_NOBQFMAN |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 329 | #define CONFIG_SYS_BMAN_NUM_PORTALS 18 |
| 330 | #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000 |
| 331 | #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull |
| 332 | #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000 |
Jeffrey Ladouceur | ff2c646 | 2014-12-08 14:54:01 -0500 | [diff] [blame] | 333 | #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000 |
| 334 | #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000 |
| 335 | #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE |
| 336 | #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) |
| 337 | #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \ |
| 338 | CONFIG_SYS_BMAN_CENA_SIZE) |
| 339 | #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1) |
| 340 | #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 341 | #define CONFIG_SYS_QMAN_NUM_PORTALS 18 |
| 342 | #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000 |
| 343 | #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull |
| 344 | #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000 |
Jeffrey Ladouceur | ff2c646 | 2014-12-08 14:54:01 -0500 | [diff] [blame] | 345 | #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000 |
| 346 | #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000 |
| 347 | #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE |
| 348 | #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) |
| 349 | #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \ |
| 350 | CONFIG_SYS_QMAN_CENA_SIZE) |
| 351 | #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1) |
| 352 | #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 353 | |
| 354 | #define CONFIG_SYS_DPAA_FMAN |
| 355 | #define CONFIG_SYS_DPAA_PME |
| 356 | #define CONFIG_SYS_PMAN |
| 357 | #define CONFIG_SYS_DPAA_DCE |
| 358 | #define CONFIG_SYS_DPAA_RMAN /* RMan */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 359 | #endif /* CONFIG_NOBQFMAN */ |
| 360 | |
| 361 | #ifdef CONFIG_SYS_DPAA_FMAN |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 362 | #define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */ |
| 363 | #define RGMII_PHY2_ADDR 0x02 |
| 364 | #define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */ |
| 365 | #define CORTINA_PHY_ADDR2 0x0d |
Camelia Groza | ec69c69 | 2021-06-16 17:47:31 +0530 | [diff] [blame] | 366 | /* Aquantia AQ1202 10G Base-T used by board revisions up to C */ |
| 367 | #define FM1_10GEC3_PHY_ADDR 0x00 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 368 | #define FM1_10GEC4_PHY_ADDR 0x01 |
Camelia Groza | ec69c69 | 2021-06-16 17:47:31 +0530 | [diff] [blame] | 369 | /* Aquantia AQR113C 10G Base-T used by board revisions D and up */ |
| 370 | #define AQR113C_PHY_ADDR1 0x00 |
| 371 | #define AQR113C_PHY_ADDR2 0x08 |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 372 | #endif |
| 373 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 374 | /* |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 375 | * USB |
| 376 | */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 377 | |
| 378 | /* |
| 379 | * SDHC |
| 380 | */ |
| 381 | #ifdef CONFIG_MMC |
Tom Rini | 376b88a | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 382 | #define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 383 | #endif |
| 384 | |
| 385 | /* |
Shengzhou Liu | 7410e2b | 2014-04-02 14:28:35 +0800 | [diff] [blame] | 386 | * Dynamic MTD Partition support with mtdparts |
| 387 | */ |
Shengzhou Liu | 7410e2b | 2014-04-02 14:28:35 +0800 | [diff] [blame] | 388 | |
| 389 | /* |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 390 | * Environment |
| 391 | */ |
| 392 | |
| 393 | /* |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 394 | * Miscellaneous configurable options |
| 395 | */ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 396 | |
| 397 | /* |
| 398 | * For booting Linux, the board info and command line data |
| 399 | * have to be in the first 64 MB of memory, since this is |
| 400 | * the maximum mapped by the Linux kernel during initialization. |
| 401 | */ |
| 402 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 403 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 404 | /* |
| 405 | * Environment Configuration |
| 406 | */ |
| 407 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 408 | #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */ |
| 409 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 410 | #define __USB_PHY_TYPE utmi |
| 411 | |
| 412 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 413 | "hwconfig=fsl_ddr:" \ |
| 414 | "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \ |
| 415 | "bank_intlv=auto;" \ |
| 416 | "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\ |
| 417 | "netdev=eth0\0" \ |
| 418 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 419 | "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 420 | "tftpflash=tftpboot $loadaddr $uboot && " \ |
| 421 | "protect off $ubootaddr +$filesize && " \ |
| 422 | "erase $ubootaddr +$filesize && " \ |
| 423 | "cp.b $loadaddr $ubootaddr $filesize && " \ |
| 424 | "protect on $ubootaddr +$filesize && " \ |
| 425 | "cmp.b $loadaddr $ubootaddr $filesize\0" \ |
| 426 | "consoledev=ttyS0\0" \ |
| 427 | "ramdiskaddr=2000000\0" \ |
| 428 | "ramdiskfile=t2080rdb/ramdisk.uboot\0" \ |
Scott Wood | b7f4b85 | 2016-07-19 17:52:06 -0500 | [diff] [blame] | 429 | "fdtaddr=1e00000\0" \ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 430 | "fdtfile=t2080rdb/t2080rdb.dtb\0" \ |
Kim Phillips | 1dedccc | 2014-05-14 19:33:45 -0500 | [diff] [blame] | 431 | "bdev=sda3\0" |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 432 | |
| 433 | /* |
| 434 | * For emulation this causes u-boot to jump to the start of the |
| 435 | * proof point app code automatically |
| 436 | */ |
Tom Rini | 9aed2af | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 437 | #define PROOF_POINTS \ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 438 | "setenv bootargs root=/dev/$bdev rw " \ |
| 439 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 440 | "cpu 1 release 0x29000000 - - -;" \ |
| 441 | "cpu 2 release 0x29000000 - - -;" \ |
| 442 | "cpu 3 release 0x29000000 - - -;" \ |
| 443 | "cpu 4 release 0x29000000 - - -;" \ |
| 444 | "cpu 5 release 0x29000000 - - -;" \ |
| 445 | "cpu 6 release 0x29000000 - - -;" \ |
| 446 | "cpu 7 release 0x29000000 - - -;" \ |
| 447 | "go 0x29000000" |
| 448 | |
Tom Rini | 9aed2af | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 449 | #define HVBOOT \ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 450 | "setenv bootargs config-addr=0x60000000; " \ |
| 451 | "bootm 0x01000000 - 0x00f00000" |
| 452 | |
Tom Rini | 9aed2af | 2021-08-19 14:29:00 -0400 | [diff] [blame] | 453 | #define ALU \ |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 454 | "setenv bootargs root=/dev/$bdev rw " \ |
| 455 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 456 | "cpu 1 release 0x01000000 - - -;" \ |
| 457 | "cpu 2 release 0x01000000 - - -;" \ |
| 458 | "cpu 3 release 0x01000000 - - -;" \ |
| 459 | "cpu 4 release 0x01000000 - - -;" \ |
| 460 | "cpu 5 release 0x01000000 - - -;" \ |
| 461 | "cpu 6 release 0x01000000 - - -;" \ |
| 462 | "cpu 7 release 0x01000000 - - -;" \ |
| 463 | "go 0x01000000" |
| 464 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 465 | #include <asm/fsl_secure_boot.h> |
Aneesh Bansal | 962021a | 2016-01-22 16:37:22 +0530 | [diff] [blame] | 466 | |
Shengzhou Liu | f13321d | 2014-03-05 15:04:48 +0800 | [diff] [blame] | 467 | #endif /* __T2080RDB_H */ |