blob: 673056ce517d45ed828da9f87dbdba27f3a1f387 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Tom Warren23d7fe92012-12-11 13:34:18 +00002/*
3 * (C) Copyright 2010-2012
4 * NVIDIA Corporation <www.nvidia.com>
Tom Warren23d7fe92012-12-11 13:34:18 +00005 */
6
Tom Warrendf450952013-02-26 12:18:48 +00007#ifndef _TEGRA_COMMON_H_
8#define _TEGRA_COMMON_H_
Alexey Brodkin267d8e22014-02-26 17:47:58 +04009#include <linux/sizes.h>
Tom Warren23d7fe92012-12-11 13:34:18 +000010#include <linux/stringify.h>
11
12/*
13 * High Level Configuration Options
14 */
Tom Warren23d7fe92012-12-11 13:34:18 +000015#define CONFIG_SYS_L2CACHE_OFF /* No L2 cache */
16
Tom Warren23d7fe92012-12-11 13:34:18 +000017#include <asm/arch/tegra.h> /* get chip and board defs */
18
Thierry Reding26748712015-07-28 11:35:54 +020019/* Use the Tegra US timer on ARMv7, but the architected timer on ARMv8. */
20#ifndef CONFIG_ARM64
Rob Herring741a0bd2013-10-04 10:22:47 -050021#define CONFIG_SYS_TIMER_RATE 1000000
22#define CONFIG_SYS_TIMER_COUNTER NV_PA_TMRUS_BASE
Thierry Reding26748712015-07-28 11:35:54 +020023#endif
Rob Herring741a0bd2013-10-04 10:22:47 -050024
Tom Warren23d7fe92012-12-11 13:34:18 +000025/* Environment */
Tom Warren23d7fe92012-12-11 13:34:18 +000026
27/*
Tom Warrendf450952013-02-26 12:18:48 +000028 * NS16550 Configuration
Tom Warren23d7fe92012-12-11 13:34:18 +000029 */
Thomas Choue3b90262015-11-19 21:48:11 +080030#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
Tom Warren23d7fe92012-12-11 13:34:18 +000031
32/*
Stephen Warren2c0ea602014-04-18 10:56:11 -060033 * Common HW configuration.
34 * If this varies between SoCs later, move to tegraNN-common.h
35 * Note: This is number of devices, not max device ID.
36 */
37#define CONFIG_SYS_MMC_MAX_DEVICE 4
38
Tom Warren23d7fe92012-12-11 13:34:18 +000039/*
Tom Warren23d7fe92012-12-11 13:34:18 +000040 * Increasing the size of the IO buffer as default nfsargs size is more
41 * than 256 and so it is not possible to edit it
42 */
Bryan Wub644fad2016-09-01 23:49:57 +000043#define CONFIG_SYS_CBSIZE (1024 * 2) /* Console I/O Buffer Size */
Tom Warren23d7fe92012-12-11 13:34:18 +000044/* Print Buffer Size */
Bryan Wub644fad2016-09-01 23:49:57 +000045#define CONFIG_SYS_MAXARGS 64 /* max number of command args */
46
Tom Warren23d7fe92012-12-11 13:34:18 +000047/* Boot Argument Buffer Size */
48#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
49
Peter Robinson637ac012020-04-02 00:28:54 +010050#ifdef CONFIG_ARM64
51#define FDTFILE "nvidia/" CONFIG_DEFAULT_DEVICE_TREE ".dtb"
52#else
53#define FDTFILE CONFIG_DEFAULT_DEVICE_TREE ".dtb"
54#endif
55
Tom Warren23d7fe92012-12-11 13:34:18 +000056/*-----------------------------------------------------------------------
57 * Physical Memory Map
58 */
Tom Warren23d7fe92012-12-11 13:34:18 +000059#define PHYS_SDRAM_1 NV_PA_SDRC_CS0
60#define PHYS_SDRAM_1_SIZE 0x20000000 /* 512M */
61
Tom Warren23d7fe92012-12-11 13:34:18 +000062#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
63
64#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* 256M */
65
Stephen Warrenf599a032017-12-19 18:30:37 -070066#ifndef CONFIG_ARM64
Tom Warren23d7fe92012-12-11 13:34:18 +000067#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_STACKBASE
68#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_MALLOC_LEN
69#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
70 CONFIG_SYS_INIT_RAM_SIZE - \
71 GENERATED_GBL_DATA_SIZE)
Stephen Warrenf599a032017-12-19 18:30:37 -070072#endif
Tom Warren23d7fe92012-12-11 13:34:18 +000073
Stephen Warrenef2a1152017-12-19 18:30:35 -070074#ifndef CONFIG_ARM64
Tom Warren23d7fe92012-12-11 13:34:18 +000075/* Defines for SPL */
Albert ARIBAUDe916e052013-04-12 05:14:30 +000076#define CONFIG_SPL_MAX_FOOTPRINT (CONFIG_SYS_TEXT_BASE - \
Tom Warren23d7fe92012-12-11 13:34:18 +000077 CONFIG_SPL_TEXT_BASE)
78#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00010000
Stephen Warrenef2a1152017-12-19 18:30:35 -070079#endif
Tom Warren23d7fe92012-12-11 13:34:18 +000080
Tom Warren23d7fe92012-12-11 13:34:18 +000081#endif /* _TEGRA_COMMON_H_ */