blob: 451c33e1a199ad7ce98ee82b0140116c1e8b5d03 [file] [log] [blame]
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +09001/*
Yoshihiro Shimoda9d553032012-06-26 16:38:06 +00002 * sh_eth.c - Driver for Renesas ethernet controler.
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +09003 *
Nobuhiro Iwamatsu9dfac0a2011-11-14 16:56:59 +09004 * Copyright (C) 2008, 2011 Renesas Solutions Corp.
5 * Copyright (c) 2008, 2011 Nobuhiro Iwamatsu
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +09006 * Copyright (c) 2007 Carlos Munoz <carlos@kenati.com>
Nobuhiro Iwamatsu72befd32013-08-22 13:22:04 +09007 * Copyright (C) 2013 Renesas Electronics Corporation
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +09008 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +090010 */
11
12#include <config.h>
13#include <common.h>
14#include <malloc.h>
15#include <net.h>
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +090016#include <netdev.h>
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +090017#include <miiphy.h>
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +090018#include <asm/errno.h>
19#include <asm/io.h>
20
21#include "sh_eth.h"
22
23#ifndef CONFIG_SH_ETHER_USE_PORT
24# error "Please define CONFIG_SH_ETHER_USE_PORT"
25#endif
26#ifndef CONFIG_SH_ETHER_PHY_ADDR
27# error "Please define CONFIG_SH_ETHER_PHY_ADDR"
28#endif
Nobuhiro Iwamatsu6bff09d2013-08-22 13:22:01 +090029
Nobuhiro Iwamatsuee74c702013-08-22 13:22:03 +090030#if defined(CONFIG_SH_ETHER_CACHE_WRITEBACK) && !defined(CONFIG_SYS_DCACHE_OFF)
31#define flush_cache_wback(addr, len) \
32 flush_dcache_range((u32)addr, (u32)(addr + len - 1))
Yoshihiro Shimoda281aa052011-01-27 10:06:08 +090033#else
34#define flush_cache_wback(...)
35#endif
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +090036
Nobuhiro Iwamatsuee74c702013-08-22 13:22:03 +090037#if defined(CONFIG_SH_ETHER_CACHE_INVALIDATE) && defined(CONFIG_ARM)
38#define invalidate_cache(addr, len) \
39 { \
40 u32 line_size = CONFIG_SH_ETHER_ALIGNE_SIZE; \
41 u32 start, end; \
42 \
43 start = (u32)addr; \
44 end = start + len; \
45 start &= ~(line_size - 1); \
46 end = ((end + line_size - 1) & ~(line_size - 1)); \
47 \
48 invalidate_dcache_range(start, end); \
49 }
50#else
51#define invalidate_cache(...)
52#endif
53
Nobuhiro Iwamatsu71f507c2012-01-11 10:23:51 +090054#define TIMEOUT_CNT 1000
55
Joe Hershbergere4e04882012-05-22 18:36:19 +000056int sh_eth_send(struct eth_device *dev, void *packet, int len)
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +090057{
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +090058 struct sh_eth_dev *eth = dev->priv;
59 int port = eth->port, ret = 0, timeout;
60 struct sh_eth_info *port_info = &eth->port_info[port];
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +090061
62 if (!packet || len > 0xffff) {
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +090063 printf(SHETHER_NAME ": %s: Invalid argument\n", __func__);
64 ret = -EINVAL;
65 goto err;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +090066 }
67
68 /* packet must be a 4 byte boundary */
Nobuhiro Iwamatsu58802902012-02-02 21:28:49 +000069 if ((int)packet & 3) {
Nobuhiro Iwamatsu31e84df2014-01-23 07:52:19 +090070 printf(SHETHER_NAME ": %s: packet not 4 byte alligned\n"
71 , __func__);
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +090072 ret = -EFAULT;
73 goto err;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +090074 }
75
76 /* Update tx descriptor */
Yoshihiro Shimoda281aa052011-01-27 10:06:08 +090077 flush_cache_wback(packet, len);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +090078 port_info->tx_desc_cur->td2 = ADDR_TO_PHY(packet);
79 port_info->tx_desc_cur->td1 = len << 16;
80 /* Must preserve the end of descriptor list indication */
81 if (port_info->tx_desc_cur->td0 & TD_TDLE)
82 port_info->tx_desc_cur->td0 = TD_TACT | TD_TFP | TD_TDLE;
83 else
84 port_info->tx_desc_cur->td0 = TD_TACT | TD_TFP;
85
86 /* Restart the transmitter if disabled */
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +000087 if (!(sh_eth_read(eth, EDTRR) & EDTRR_TRNS))
88 sh_eth_write(eth, EDTRR_TRNS, EDTRR);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +090089
90 /* Wait until packet is transmitted */
Nobuhiro Iwamatsu71f507c2012-01-11 10:23:51 +090091 timeout = TIMEOUT_CNT;
Nobuhiro Iwamatsuee74c702013-08-22 13:22:03 +090092 do {
93 invalidate_cache(port_info->tx_desc_cur,
94 sizeof(struct tx_desc_s));
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +090095 udelay(100);
Nobuhiro Iwamatsuee74c702013-08-22 13:22:03 +090096 } while (port_info->tx_desc_cur->td0 & TD_TACT && timeout--);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +090097
98 if (timeout < 0) {
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +090099 printf(SHETHER_NAME ": transmit timeout\n");
100 ret = -ETIMEDOUT;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900101 goto err;
102 }
103
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900104 port_info->tx_desc_cur++;
105 if (port_info->tx_desc_cur >= port_info->tx_desc_base + NUM_TX_DESC)
106 port_info->tx_desc_cur = port_info->tx_desc_base;
107
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900108err:
109 return ret;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900110}
111
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900112int sh_eth_recv(struct eth_device *dev)
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900113{
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900114 struct sh_eth_dev *eth = dev->priv;
115 int port = eth->port, len = 0;
116 struct sh_eth_info *port_info = &eth->port_info[port];
Joe Hershbergere4e04882012-05-22 18:36:19 +0000117 uchar *packet;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900118
119 /* Check if the rx descriptor is ready */
Nobuhiro Iwamatsuee74c702013-08-22 13:22:03 +0900120 invalidate_cache(port_info->rx_desc_cur, sizeof(struct rx_desc_s));
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900121 if (!(port_info->rx_desc_cur->rd0 & RD_RACT)) {
122 /* Check for errors */
123 if (!(port_info->rx_desc_cur->rd0 & RD_RFE)) {
124 len = port_info->rx_desc_cur->rd1 & 0xffff;
Joe Hershbergere4e04882012-05-22 18:36:19 +0000125 packet = (uchar *)
126 ADDR_TO_P2(port_info->rx_desc_cur->rd2);
Nobuhiro Iwamatsuee74c702013-08-22 13:22:03 +0900127 invalidate_cache(packet, len);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900128 NetReceive(packet, len);
129 }
130
131 /* Make current descriptor available again */
132 if (port_info->rx_desc_cur->rd0 & RD_RDLE)
133 port_info->rx_desc_cur->rd0 = RD_RACT | RD_RDLE;
134 else
135 port_info->rx_desc_cur->rd0 = RD_RACT;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900136 /* Point to the next descriptor */
137 port_info->rx_desc_cur++;
138 if (port_info->rx_desc_cur >=
139 port_info->rx_desc_base + NUM_RX_DESC)
140 port_info->rx_desc_cur = port_info->rx_desc_base;
141 }
142
143 /* Restart the receiver if disabled */
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000144 if (!(sh_eth_read(eth, EDRRR) & EDRRR_R))
145 sh_eth_write(eth, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900146
147 return len;
148}
149
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900150static int sh_eth_reset(struct sh_eth_dev *eth)
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900151{
Nobuhiro Iwamatsu46288f42014-01-23 07:52:18 +0900152#if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900153 int ret = 0, i;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900154
155 /* Start e-dmac transmitter and receiver */
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000156 sh_eth_write(eth, EDSR_ENALL, EDSR);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900157
158 /* Perform a software reset and wait for it to complete */
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000159 sh_eth_write(eth, EDMR_SRST, EDMR);
Nobuhiro Iwamatsu31e84df2014-01-23 07:52:19 +0900160 for (i = 0; i < TIMEOUT_CNT; i++) {
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000161 if (!(sh_eth_read(eth, EDMR) & EDMR_SRST))
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900162 break;
163 udelay(1000);
164 }
165
Nobuhiro Iwamatsu71f507c2012-01-11 10:23:51 +0900166 if (i == TIMEOUT_CNT) {
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900167 printf(SHETHER_NAME ": Software reset timeout\n");
168 ret = -EIO;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900169 }
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900170
171 return ret;
Yoshihiro Shimoda34cca922011-01-18 17:53:45 +0900172#else
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000173 sh_eth_write(eth, sh_eth_read(eth, EDMR) | EDMR_SRST, EDMR);
Yoshihiro Shimoda34cca922011-01-18 17:53:45 +0900174 udelay(3000);
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000175 sh_eth_write(eth, sh_eth_read(eth, EDMR) & ~EDMR_SRST, EDMR);
Yoshihiro Shimoda34cca922011-01-18 17:53:45 +0900176
177 return 0;
178#endif
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900179}
180
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900181static int sh_eth_tx_desc_init(struct sh_eth_dev *eth)
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900182{
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900183 int port = eth->port, i, ret = 0;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900184 u32 tmp_addr;
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900185 struct sh_eth_info *port_info = &eth->port_info[port];
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900186 struct tx_desc_s *cur_tx_desc;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900187
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900188 /*
189 * Allocate tx descriptors. They must be TX_DESC_SIZE bytes aligned
190 */
191 port_info->tx_desc_malloc = malloc(NUM_TX_DESC *
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900192 sizeof(struct tx_desc_s) +
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900193 TX_DESC_SIZE - 1);
194 if (!port_info->tx_desc_malloc) {
195 printf(SHETHER_NAME ": malloc failed\n");
196 ret = -ENOMEM;
197 goto err;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900198 }
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900199
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900200 tmp_addr = (u32) (((int)port_info->tx_desc_malloc + TX_DESC_SIZE - 1) &
201 ~(TX_DESC_SIZE - 1));
Yoshihiro Shimoda281aa052011-01-27 10:06:08 +0900202 flush_cache_wback(tmp_addr, NUM_TX_DESC * sizeof(struct tx_desc_s));
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900203 /* Make sure we use a P2 address (non-cacheable) */
204 port_info->tx_desc_base = (struct tx_desc_s *)ADDR_TO_P2(tmp_addr);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900205 port_info->tx_desc_cur = port_info->tx_desc_base;
206
207 /* Initialize all descriptors */
208 for (cur_tx_desc = port_info->tx_desc_base, i = 0; i < NUM_TX_DESC;
209 cur_tx_desc++, i++) {
210 cur_tx_desc->td0 = 0x00;
211 cur_tx_desc->td1 = 0x00;
212 cur_tx_desc->td2 = 0x00;
213 }
214
215 /* Mark the end of the descriptors */
216 cur_tx_desc--;
217 cur_tx_desc->td0 |= TD_TDLE;
218
219 /* Point the controller to the tx descriptor list. Must use physical
220 addresses */
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000221 sh_eth_write(eth, ADDR_TO_PHY(port_info->tx_desc_base), TDLAR);
Nobuhiro Iwamatsu46288f42014-01-23 07:52:18 +0900222#if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000223 sh_eth_write(eth, ADDR_TO_PHY(port_info->tx_desc_base), TDFAR);
224 sh_eth_write(eth, ADDR_TO_PHY(cur_tx_desc), TDFXR);
225 sh_eth_write(eth, 0x01, TDFFR);/* Last discriptor bit */
Yoshihiro Shimoda34cca922011-01-18 17:53:45 +0900226#endif
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900227
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900228err:
229 return ret;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900230}
231
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900232static int sh_eth_rx_desc_init(struct sh_eth_dev *eth)
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900233{
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900234 int port = eth->port, i , ret = 0;
235 struct sh_eth_info *port_info = &eth->port_info[port];
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900236 struct rx_desc_s *cur_rx_desc;
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900237 u32 tmp_addr;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900238 u8 *rx_buf;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900239
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900240 /*
241 * Allocate rx descriptors. They must be RX_DESC_SIZE bytes aligned
242 */
243 port_info->rx_desc_malloc = malloc(NUM_RX_DESC *
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900244 sizeof(struct rx_desc_s) +
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900245 RX_DESC_SIZE - 1);
246 if (!port_info->rx_desc_malloc) {
247 printf(SHETHER_NAME ": malloc failed\n");
248 ret = -ENOMEM;
249 goto err;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900250 }
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900251
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900252 tmp_addr = (u32) (((int)port_info->rx_desc_malloc + RX_DESC_SIZE - 1) &
253 ~(RX_DESC_SIZE - 1));
Yoshihiro Shimoda281aa052011-01-27 10:06:08 +0900254 flush_cache_wback(tmp_addr, NUM_RX_DESC * sizeof(struct rx_desc_s));
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900255 /* Make sure we use a P2 address (non-cacheable) */
256 port_info->rx_desc_base = (struct rx_desc_s *)ADDR_TO_P2(tmp_addr);
257
258 port_info->rx_desc_cur = port_info->rx_desc_base;
259
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900260 /*
261 * Allocate rx data buffers. They must be 32 bytes aligned and in
262 * P2 area
263 */
Nobuhiro Iwamatsu7a2142c2013-08-22 13:22:02 +0900264 port_info->rx_buf_malloc = malloc(
265 NUM_RX_DESC * MAX_BUF_SIZE + RX_BUF_ALIGNE_SIZE - 1);
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900266 if (!port_info->rx_buf_malloc) {
267 printf(SHETHER_NAME ": malloc failed\n");
268 ret = -ENOMEM;
269 goto err_buf_malloc;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900270 }
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900271
Nobuhiro Iwamatsu7a2142c2013-08-22 13:22:02 +0900272 tmp_addr = (u32)(((int)port_info->rx_buf_malloc
273 + (RX_BUF_ALIGNE_SIZE - 1)) &
274 ~(RX_BUF_ALIGNE_SIZE - 1));
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900275 port_info->rx_buf_base = (u8 *)ADDR_TO_P2(tmp_addr);
276
277 /* Initialize all descriptors */
278 for (cur_rx_desc = port_info->rx_desc_base,
279 rx_buf = port_info->rx_buf_base, i = 0;
280 i < NUM_RX_DESC; cur_rx_desc++, rx_buf += MAX_BUF_SIZE, i++) {
281 cur_rx_desc->rd0 = RD_RACT;
282 cur_rx_desc->rd1 = MAX_BUF_SIZE << 16;
283 cur_rx_desc->rd2 = (u32) ADDR_TO_PHY(rx_buf);
284 }
285
286 /* Mark the end of the descriptors */
287 cur_rx_desc--;
288 cur_rx_desc->rd0 |= RD_RDLE;
289
290 /* Point the controller to the rx descriptor list */
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000291 sh_eth_write(eth, ADDR_TO_PHY(port_info->rx_desc_base), RDLAR);
Nobuhiro Iwamatsu46288f42014-01-23 07:52:18 +0900292#if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000293 sh_eth_write(eth, ADDR_TO_PHY(port_info->rx_desc_base), RDFAR);
294 sh_eth_write(eth, ADDR_TO_PHY(cur_rx_desc), RDFXR);
295 sh_eth_write(eth, RDFFR_RDLF, RDFFR);
Yoshihiro Shimoda34cca922011-01-18 17:53:45 +0900296#endif
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900297
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900298 return ret;
299
300err_buf_malloc:
301 free(port_info->rx_desc_malloc);
302 port_info->rx_desc_malloc = NULL;
303
304err:
305 return ret;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900306}
307
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900308static void sh_eth_tx_desc_free(struct sh_eth_dev *eth)
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900309{
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900310 int port = eth->port;
311 struct sh_eth_info *port_info = &eth->port_info[port];
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900312
313 if (port_info->tx_desc_malloc) {
314 free(port_info->tx_desc_malloc);
315 port_info->tx_desc_malloc = NULL;
316 }
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900317}
318
319static void sh_eth_rx_desc_free(struct sh_eth_dev *eth)
320{
321 int port = eth->port;
322 struct sh_eth_info *port_info = &eth->port_info[port];
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900323
324 if (port_info->rx_desc_malloc) {
325 free(port_info->rx_desc_malloc);
326 port_info->rx_desc_malloc = NULL;
327 }
328
329 if (port_info->rx_buf_malloc) {
330 free(port_info->rx_buf_malloc);
331 port_info->rx_buf_malloc = NULL;
332 }
333}
334
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900335static int sh_eth_desc_init(struct sh_eth_dev *eth)
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900336{
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900337 int ret = 0;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900338
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900339 ret = sh_eth_tx_desc_init(eth);
340 if (ret)
341 goto err_tx_init;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900342
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900343 ret = sh_eth_rx_desc_init(eth);
344 if (ret)
345 goto err_rx_init;
346
347 return ret;
348err_rx_init:
349 sh_eth_tx_desc_free(eth);
350
351err_tx_init:
352 return ret;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900353}
354
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900355static int sh_eth_phy_config(struct sh_eth_dev *eth)
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900356{
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900357 int port = eth->port, ret = 0;
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900358 struct sh_eth_info *port_info = &eth->port_info[port];
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900359 struct eth_device *dev = port_info->dev;
360 struct phy_device *phydev;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900361
Nobuhiro Iwamatsu58802902012-02-02 21:28:49 +0000362 phydev = phy_connect(
363 miiphy_get_dev_by_name(dev->name),
Nobuhiro Iwamatsu475f40d2012-05-15 15:49:39 +0000364 port_info->phy_addr, dev, CONFIG_SH_ETHER_PHY_MODE);
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900365 port_info->phydev = phydev;
366 phy_config(phydev);
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900367
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900368 return ret;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900369}
370
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900371static int sh_eth_config(struct sh_eth_dev *eth, bd_t *bd)
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900372{
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900373 int port = eth->port, ret = 0;
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900374 u32 val;
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900375 struct sh_eth_info *port_info = &eth->port_info[port];
Mike Frysingera86bf132009-02-11 19:14:09 -0500376 struct eth_device *dev = port_info->dev;
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900377 struct phy_device *phy;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900378
379 /* Configure e-dmac registers */
Nobuhiro Iwamatsu7a2142c2013-08-22 13:22:02 +0900380 sh_eth_write(eth, (sh_eth_read(eth, EDMR) & ~EMDR_DESC_R) |
381 (EMDR_DESC | EDMR_EL), EDMR);
382
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000383 sh_eth_write(eth, 0, EESIPR);
384 sh_eth_write(eth, 0, TRSCER);
385 sh_eth_write(eth, 0, TFTR);
386 sh_eth_write(eth, (FIFO_SIZE_T | FIFO_SIZE_R), FDR);
387 sh_eth_write(eth, RMCR_RST, RMCR);
Nobuhiro Iwamatsu46288f42014-01-23 07:52:18 +0900388#if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000389 sh_eth_write(eth, 0, RPADIR);
Yoshihiro Shimoda34cca922011-01-18 17:53:45 +0900390#endif
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000391 sh_eth_write(eth, (FIFO_F_D_RFF | FIFO_F_D_RFD), FCFTR);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900392
393 /* Configure e-mac registers */
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000394 sh_eth_write(eth, 0, ECSIPR);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900395
396 /* Set Mac address */
Mike Frysingera86bf132009-02-11 19:14:09 -0500397 val = dev->enetaddr[0] << 24 | dev->enetaddr[1] << 16 |
398 dev->enetaddr[2] << 8 | dev->enetaddr[3];
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000399 sh_eth_write(eth, val, MAHR);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900400
Mike Frysingera86bf132009-02-11 19:14:09 -0500401 val = dev->enetaddr[4] << 8 | dev->enetaddr[5];
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000402 sh_eth_write(eth, val, MALR);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900403
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000404 sh_eth_write(eth, RFLR_RFL_MIN, RFLR);
Yoshihiro Shimoda9d553032012-06-26 16:38:06 +0000405#if defined(SH_ETH_TYPE_GETHER)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000406 sh_eth_write(eth, 0, PIPR);
Nobuhiro Iwamatsu46288f42014-01-23 07:52:18 +0900407#endif
408#if defined(SH_ETH_TYPE_GETHER) || defined(SH_ETH_TYPE_RZ)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000409 sh_eth_write(eth, APR_AP, APR);
410 sh_eth_write(eth, MPR_MP, MPR);
411 sh_eth_write(eth, TPAUSER_TPAUSE, TPAUSER);
Yoshihiro Shimoda34cca922011-01-18 17:53:45 +0900412#endif
Nobuhiro Iwamatsu9dfac0a2011-11-14 16:56:59 +0900413
Nobuhiro Iwamatsu4ad2c2a2012-08-02 22:08:40 +0000414#if defined(CONFIG_CPU_SH7734) || defined(CONFIG_R8A7740)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000415 sh_eth_write(eth, CONFIG_SH_ETHER_SH7734_MII, RMII_MII);
Nobuhiro Iwamatsua2dd2a12014-06-24 17:01:08 +0900416#elif defined(CONFIG_R8A7790) || defined(CONFIG_R8A7791) || \
417 defined(CONFIG_R8A7794)
Nobuhiro Iwamatsu72befd32013-08-22 13:22:04 +0900418 sh_eth_write(eth, sh_eth_read(eth, RMIIMR) | 0x1, RMIIMR);
Nobuhiro Iwamatsu475f40d2012-05-15 15:49:39 +0000419#endif
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900420 /* Configure phy */
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900421 ret = sh_eth_phy_config(eth);
422 if (ret) {
Nobuhiro Iwamatsufc4b0a22009-06-25 16:33:04 +0900423 printf(SHETHER_NAME ": phy config timeout\n");
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900424 goto err_phy_cfg;
425 }
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900426 phy = port_info->phydev;
Timur Tabi42387462012-07-09 08:52:43 +0000427 ret = phy_startup(phy);
428 if (ret) {
429 printf(SHETHER_NAME ": phy startup failure\n");
430 return ret;
431 }
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900432
Nobuhiro Iwamatsu9dfac0a2011-11-14 16:56:59 +0900433 val = 0;
434
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900435 /* Set the transfer speed */
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900436 if (phy->speed == 100) {
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900437 printf(SHETHER_NAME ": 100Base/");
Yoshihiro Shimoda9d553032012-06-26 16:38:06 +0000438#if defined(SH_ETH_TYPE_GETHER)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000439 sh_eth_write(eth, GECMR_100B, GECMR);
Yoshihiro Shimodad27e8c92012-11-04 15:54:30 +0000440#elif defined(CONFIG_CPU_SH7757) || defined(CONFIG_CPU_SH7752)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000441 sh_eth_write(eth, 1, RTRATE);
Nobuhiro Iwamatsu5e6cd1b2013-09-24 15:38:33 +0900442#elif defined(CONFIG_CPU_SH7724) || defined(CONFIG_R8A7790) || \
Nobuhiro Iwamatsua2dd2a12014-06-24 17:01:08 +0900443 defined(CONFIG_R8A7791) || defined(CONFIG_R8A7794)
Nobuhiro Iwamatsu9dfac0a2011-11-14 16:56:59 +0900444 val = ECMR_RTM;
445#endif
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900446 } else if (phy->speed == 10) {
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900447 printf(SHETHER_NAME ": 10Base/");
Yoshihiro Shimoda9d553032012-06-26 16:38:06 +0000448#if defined(SH_ETH_TYPE_GETHER)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000449 sh_eth_write(eth, GECMR_10B, GECMR);
Yoshihiro Shimodad27e8c92012-11-04 15:54:30 +0000450#elif defined(CONFIG_CPU_SH7757) || defined(CONFIG_CPU_SH7752)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000451 sh_eth_write(eth, 0, RTRATE);
Yoshihiro Shimoda34cca922011-01-18 17:53:45 +0900452#endif
Nobuhiro Iwamatsu9dfac0a2011-11-14 16:56:59 +0900453 }
Yoshihiro Shimoda9d553032012-06-26 16:38:06 +0000454#if defined(SH_ETH_TYPE_GETHER)
Nobuhiro Iwamatsu475f40d2012-05-15 15:49:39 +0000455 else if (phy->speed == 1000) {
456 printf(SHETHER_NAME ": 1000Base/");
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000457 sh_eth_write(eth, GECMR_1000B, GECMR);
Nobuhiro Iwamatsu475f40d2012-05-15 15:49:39 +0000458 }
459#endif
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900460
461 /* Check if full duplex mode is supported by the phy */
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900462 if (phy->duplex) {
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900463 printf("Full\n");
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000464 sh_eth_write(eth, val | (ECMR_CHG_DM|ECMR_RE|ECMR_TE|ECMR_DM),
465 ECMR);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900466 } else {
467 printf("Half\n");
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000468 sh_eth_write(eth, val | (ECMR_CHG_DM|ECMR_RE|ECMR_TE), ECMR);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900469 }
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900470
471 return ret;
472
473err_phy_cfg:
474 return ret;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900475}
476
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900477static void sh_eth_start(struct sh_eth_dev *eth)
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900478{
479 /*
480 * Enable the e-dmac receiver only. The transmitter will be enabled when
481 * we have something to transmit
482 */
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000483 sh_eth_write(eth, EDRRR_R, EDRRR);
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900484}
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900485
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900486static void sh_eth_stop(struct sh_eth_dev *eth)
487{
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000488 sh_eth_write(eth, ~EDRRR_R, EDRRR);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900489}
490
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900491int sh_eth_init(struct eth_device *dev, bd_t *bd)
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900492{
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900493 int ret = 0;
494 struct sh_eth_dev *eth = dev->priv;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900495
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900496 ret = sh_eth_reset(eth);
497 if (ret)
498 goto err;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900499
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900500 ret = sh_eth_desc_init(eth);
501 if (ret)
502 goto err;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900503
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900504 ret = sh_eth_config(eth, bd);
505 if (ret)
506 goto err_config;
507
508 sh_eth_start(eth);
509
510 return ret;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900511
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900512err_config:
513 sh_eth_tx_desc_free(eth);
514 sh_eth_rx_desc_free(eth);
515
516err:
517 return ret;
518}
519
520void sh_eth_halt(struct eth_device *dev)
521{
522 struct sh_eth_dev *eth = dev->priv;
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900523 sh_eth_stop(eth);
524}
525
526int sh_eth_initialize(bd_t *bd)
527{
Nobuhiro Iwamatsu31e84df2014-01-23 07:52:19 +0900528 int ret = 0;
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900529 struct sh_eth_dev *eth = NULL;
Nobuhiro Iwamatsu31e84df2014-01-23 07:52:19 +0900530 struct eth_device *dev = NULL;
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900531
Nobuhiro Iwamatsu31e84df2014-01-23 07:52:19 +0900532 eth = (struct sh_eth_dev *)malloc(sizeof(struct sh_eth_dev));
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900533 if (!eth) {
534 printf(SHETHER_NAME ": %s: malloc failed\n", __func__);
535 ret = -ENOMEM;
536 goto err;
537 }
538
Nobuhiro Iwamatsu31e84df2014-01-23 07:52:19 +0900539 dev = (struct eth_device *)malloc(sizeof(struct eth_device));
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900540 if (!dev) {
541 printf(SHETHER_NAME ": %s: malloc failed\n", __func__);
542 ret = -ENOMEM;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900543 goto err;
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900544 }
Nobuhiro Iwamatsu31e84df2014-01-23 07:52:19 +0900545 memset(dev, 0, sizeof(struct eth_device));
546 memset(eth, 0, sizeof(struct sh_eth_dev));
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900547
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900548 eth->port = CONFIG_SH_ETHER_USE_PORT;
549 eth->port_info[eth->port].phy_addr = CONFIG_SH_ETHER_PHY_ADDR;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900550
Nobuhiro Iwamatsu31e84df2014-01-23 07:52:19 +0900551 dev->priv = (void *)eth;
552 dev->iobase = 0;
553 dev->init = sh_eth_init;
554 dev->halt = sh_eth_halt;
555 dev->send = sh_eth_send;
556 dev->recv = sh_eth_recv;
557 eth->port_info[eth->port].dev = dev;
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900558
559 sprintf(dev->name, SHETHER_NAME);
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900560
Nobuhiro Iwamatsu31e84df2014-01-23 07:52:19 +0900561 /* Register Device to EtherNet subsystem */
562 eth_register(dev);
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900563
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900564 bb_miiphy_buses[0].priv = eth;
565 miiphy_register(dev->name, bb_miiphy_read, bb_miiphy_write);
566
Mike Frysingera86bf132009-02-11 19:14:09 -0500567 if (!eth_getenv_enetaddr("ethaddr", dev->enetaddr))
568 puts("Please set MAC address\n");
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900569
570 return ret;
571
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900572err:
Nobuhiro Iwamatsud8f5d502008-11-21 12:04:18 +0900573 if (dev)
574 free(dev);
575
576 if (eth)
577 free(eth);
578
579 printf(SHETHER_NAME ": Failed\n");
580 return ret;
Nobuhiro Iwamatsu240b7232008-06-11 21:05:00 +0900581}
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900582
583/******* for bb_miiphy *******/
584static int sh_eth_bb_init(struct bb_miiphy_bus *bus)
585{
586 return 0;
587}
588
589static int sh_eth_bb_mdio_active(struct bb_miiphy_bus *bus)
590{
591 struct sh_eth_dev *eth = bus->priv;
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900592
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000593 sh_eth_write(eth, sh_eth_read(eth, PIR) | PIR_MMD, PIR);
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900594
595 return 0;
596}
597
598static int sh_eth_bb_mdio_tristate(struct bb_miiphy_bus *bus)
599{
600 struct sh_eth_dev *eth = bus->priv;
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900601
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000602 sh_eth_write(eth, sh_eth_read(eth, PIR) & ~PIR_MMD, PIR);
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900603
604 return 0;
605}
606
607static int sh_eth_bb_set_mdio(struct bb_miiphy_bus *bus, int v)
608{
609 struct sh_eth_dev *eth = bus->priv;
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900610
611 if (v)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000612 sh_eth_write(eth, sh_eth_read(eth, PIR) | PIR_MDO, PIR);
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900613 else
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000614 sh_eth_write(eth, sh_eth_read(eth, PIR) & ~PIR_MDO, PIR);
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900615
616 return 0;
617}
618
619static int sh_eth_bb_get_mdio(struct bb_miiphy_bus *bus, int *v)
620{
621 struct sh_eth_dev *eth = bus->priv;
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900622
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000623 *v = (sh_eth_read(eth, PIR) & PIR_MDI) >> 3;
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900624
625 return 0;
626}
627
628static int sh_eth_bb_set_mdc(struct bb_miiphy_bus *bus, int v)
629{
630 struct sh_eth_dev *eth = bus->priv;
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900631
632 if (v)
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000633 sh_eth_write(eth, sh_eth_read(eth, PIR) | PIR_MDC, PIR);
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900634 else
Yoshihiro Shimoda4c4aa6c2012-06-26 16:38:09 +0000635 sh_eth_write(eth, sh_eth_read(eth, PIR) & ~PIR_MDC, PIR);
Yoshihiro Shimoda677f6cd2011-10-11 18:10:14 +0900636
637 return 0;
638}
639
640static int sh_eth_bb_delay(struct bb_miiphy_bus *bus)
641{
642 udelay(10);
643
644 return 0;
645}
646
647struct bb_miiphy_bus bb_miiphy_buses[] = {
648 {
649 .name = "sh_eth",
650 .init = sh_eth_bb_init,
651 .mdio_active = sh_eth_bb_mdio_active,
652 .mdio_tristate = sh_eth_bb_mdio_tristate,
653 .set_mdio = sh_eth_bb_set_mdio,
654 .get_mdio = sh_eth_bb_get_mdio,
655 .set_mdc = sh_eth_bb_set_mdc,
656 .delay = sh_eth_bb_delay,
657 }
658};
659int bb_miiphy_buses_num = ARRAY_SIZE(bb_miiphy_buses);