blob: 5c3f56682cf48d65f59d43161fc58e594fb86731 [file] [log] [blame]
Matthias Fuchs1df4d252009-07-22 13:56:21 +02001/*
2 * (C) Copyright 2009
3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd.eu
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Matthias Fuchs1df4d252009-07-22 13:56:21 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#define CONFIG_405EP 1 /* This is a PPC405 CPU */
Matthias Fuchs1df4d252009-07-22 13:56:21 +020012#define CONFIG_PMC405DE 1 /* ...on a PMC405DE board */
13
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020014#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
15
Matthias Fuchs1df4d252009-07-22 13:56:21 +020016#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
17#define CONFIG_BOARD_TYPES 1 /* support board types */
18
19#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
20
Matthias Fuchs1df4d252009-07-22 13:56:21 +020021#undef CONFIG_BOOTARGS
22#undef CONFIG_BOOTCOMMAND
23
24#define CONFIG_PREBOOT /* enable preboot variable */
25
26#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change*/
27
Matthias Fuchs1df4d252009-07-22 13:56:21 +020028#define CONFIG_HAS_ETH1
29
30#define CONFIG_PPC4xx_EMAC
31#define CONFIG_MII 1 /* MII PHY management */
32#define CONFIG_PHY_ADDR 1 /* PHY address */
33#define CONFIG_PHY1_ADDR 2 /* 2nd PHY address */
34
35#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
36
37/*
38 * BOOTP options
39 */
40#define CONFIG_BOOTP_SUBNETMASK
41#define CONFIG_BOOTP_GATEWAY
42#define CONFIG_BOOTP_HOSTNAME
43#define CONFIG_BOOTP_BOOTPATH
44#define CONFIG_BOOTP_DNS
45#define CONFIG_BOOTP_DNS2
46#define CONFIG_BOOTP_SEND_HOSTNAME
47
48/*
49 * Command line configuration.
50 */
Matthias Fuchs1df4d252009-07-22 13:56:21 +020051#define CONFIG_CMD_BSP
52#define CONFIG_CMD_CHIP_CONFIG
53#define CONFIG_CMD_DATE
Matthias Fuchs1df4d252009-07-22 13:56:21 +020054#define CONFIG_CMD_EEPROM
Matthias Fuchs1df4d252009-07-22 13:56:21 +020055#define CONFIG_CMD_IRQ
Matthias Fuchs1df4d252009-07-22 13:56:21 +020056#define CONFIG_CMD_PCI
Matthias Fuchs1df4d252009-07-22 13:56:21 +020057
Matthias Fuchs1df4d252009-07-22 13:56:21 +020058#undef CONFIG_WATCHDOG /* watchdog disabled */
59#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
60#define CONFIG_PRAM 0
61
62/*
63 * Miscellaneous configurable options
64 */
65#define CONFIG_SYS_LONGHELP
Matthias Fuchs1df4d252009-07-22 13:56:21 +020066
67#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
68#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
69#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
70#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
71
72#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
Matthias Fuchs1df4d252009-07-22 13:56:21 +020073
74#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
75#define CONFIG_SYS_MEMTEST_END 0x3000000 /* 1 ... 48 MB in DRAM */
76
Stefan Roese3ddce572010-09-20 16:05:31 +020077#define CONFIG_CONS_INDEX 2 /* Use UART1 */
Stefan Roese3ddce572010-09-20 16:05:31 +020078#define CONFIG_SYS_NS16550_SERIAL
79#define CONFIG_SYS_NS16550_REG_SIZE 1
80#define CONFIG_SYS_NS16550_CLK get_serial_clock()
81
Matthias Fuchs1df4d252009-07-22 13:56:21 +020082#undef CONFIG_SYS_EXT_SERIAL_CLOCK
83#define CONFIG_SYS_BASE_BAUD 691200
Matthias Fuchs1df4d252009-07-22 13:56:21 +020084
Matthias Fuchs1df4d252009-07-22 13:56:21 +020085#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
86#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
87
Matthias Fuchs1df4d252009-07-22 13:56:21 +020088#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Matthias Fuchs1df4d252009-07-22 13:56:21 +020089#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
Matthias Fuchs1df4d252009-07-22 13:56:21 +020090
Matthias Fuchs1df4d252009-07-22 13:56:21 +020091/*
92 * PCI stuff
93 */
94#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
95#define PCI_HOST_FORCE 1 /* configure as pci host */
96#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
97
Gabor Juhosb4458732013-05-30 07:06:12 +000098#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Matthias Fuchs1df4d252009-07-22 13:56:21 +020099#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
Matthias Fuchs1df4d252009-07-22 13:56:21 +0200100
101#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
102
103/*
104 * PCI identification
105 */
106#define CONFIG_SYS_PCI_SUBSYS_VENDORID PCI_VENDOR_ID_ESDGMBH
107#define CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH 0x040e /* Dev ID: Non-Monarch */
108#define CONFIG_SYS_PCI_SUBSYS_ID_MONARCH 0x040f /* Dev ID: Monarch */
109#define CONFIG_SYS_PCI_CLASSCODE_NONMONARCH PCI_CLASS_PROCESSOR_POWERPC
110#define CONFIG_SYS_PCI_CLASSCODE_MONARCH PCI_CLASS_BRIDGE_HOST
111
112#define CONFIG_SYS_PCI_CLASSCODE CONFIG_SYS_PCI_CLASSCODE_MONARCH
113#define CONFIG_SYS_PCI_SUBSYS_DEVICEID CONFIG_SYS_PCI_SUBSYS_ID_MONARCH
114
115#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
116#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable=1 */
117#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
118#define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to CPLD, GPIO */
119#define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable=1 */
120#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
121
Matthias Fuchsa9d47992009-09-07 17:00:41 +0200122#define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
123
Matthias Fuchs1df4d252009-07-22 13:56:21 +0200124/*
125 * For booting Linux, the board info and command line data
126 * have to be in the first 8 MB of memory, since this is
127 * the maximum mapped by the Linux kernel during initialization.
128 */
129#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
130/*
131 * FLASH organization
132 */
133#define CONFIG_SYS_FLASH_CFI 1 /* CFI compatible */
134#define CONFIG_FLASH_CFI_DRIVER 1 /* Use common CFI driver */
135
136#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
137
138#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max. no. memory banks */
139#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per chip */
140
141#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* erase timeout (in ms) */
142#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* write timeout (in ms) */
143
144#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* buffered writes (faster) */
145#define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
146
147#define CONFIG_SYS_FLASH_EMPTY_INFO 1 /* 'E' for empty sector (flinfo) */
148#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
149
Matthias Fuchs1df4d252009-07-22 13:56:21 +0200150/*
151 * Start addresses for the final memory configuration
152 * (Set up by the startup code)
153 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
154 */
155#define CONFIG_SYS_SDRAM_BASE 0x00000000
156#define CONFIG_SYS_FLASH_BASE 0xfe000000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200157#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
158#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Matthias Fuchs1df4d252009-07-22 13:56:21 +0200159#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
160
161/*
162 * Environment in EEPROM setup
163 */
164#define CONFIG_ENV_IS_IN_EEPROM 1
165#define CONFIG_ENV_OFFSET 0x100
166#define CONFIG_ENV_SIZE 0x700
167
168/*
169 * I2C EEPROM (24W16) for environment
170 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000171#define CONFIG_SYS_I2C
172#define CONFIG_SYS_I2C_PPC4XX
173#define CONFIG_SYS_I2C_PPC4XX_CH0
174#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
175#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
Matthias Fuchs1df4d252009-07-22 13:56:21 +0200176
177#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24W16 */
178#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
179/* mask of address bits that overflow into the "EEPROM chip address" */
180#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
181#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
182 /* 16 byte page write mode using*/
183 /* last 4 bits of the address */
184#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
185#define CONFIG_SYS_EEPROM_WREN 1
186
187#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x50
188#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0x40
189#define CONFIG_4xx_CONFIG_BLOCKSIZE 0x20
190
191/*
192 * RTC
193 */
194#define CONFIG_RTC_RX8025
195
196/*
197 * External Bus Controller (EBC) Setup
198 * (max. 55MHZ EBC clock)
199 */
200/* Memory Bank 0 (NOR flash) BAS=0xFE0,BS=32MB,BU=R/W,BW=16bit */
201#define CONFIG_SYS_EBC_PB0AP 0x03017200
202#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xba000)
203
204/* Memory Bank 1 (CPLD) BAS=0xEF0,BS=16MB,BU=R/W,BW=16bit */
205#define CONFIG_SYS_CPLD_BASE 0xef000000
206#define CONFIG_SYS_EBC_PB1AP 0x00800000
207#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_CPLD_BASE | 0x18000)
208
209/*
210 * Definitions for initial stack pointer and data area (in data cache)
211 */
212/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
213#define CONFIG_SYS_TEMP_STACK_OCM 1
214
215/* On Chip Memory location */
216#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
217#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
218/* inside SDRAM */
219#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR
220/* End of used area in RAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200221#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
Matthias Fuchs1df4d252009-07-22 13:56:21 +0200222
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200223#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200224 GENERATED_GBL_DATA_SIZE)
Matthias Fuchs1df4d252009-07-22 13:56:21 +0200225#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
226
227/*
228 * GPIO Configuration
229 */
230#define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alt1 */ \
231{ \
232/* GPIO Core 0 */ \
233{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
234{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
235{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
236{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
237{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
238{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
239{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO6 TS4 */ \
240{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
241{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
242{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO9 TrcClk */ \
243{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
244{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
245{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
246{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
247{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
248{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
249{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
250{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
251{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
252{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
253{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
254{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
255{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
256{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
257{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
258{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
259{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
260{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
261{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
262{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
263{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
264{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
265} \
266}
267
268#define CONFIG_SYS_GPIO_HWREV_MASK (0xf0000000 >> 1) /* GPIO1..4 */
269#define CONFIG_SYS_GPIO_HWREV_SHIFT 27
270#define CONFIG_SYS_GPIO_LEDRUN_N (0x80000000 >> 5) /* GPIO5 */
271#define CONFIG_SYS_GPIO_LEDA_N (0x80000000 >> 6) /* GPIO6 */
272#define CONFIG_SYS_GPIO_LEDB_N (0x80000000 >> 7) /* GPIO7 */
273#define CONFIG_SYS_GPIO_SELFRST_N (0x80000000 >> 8) /* GPIO8 */
274#define CONFIG_SYS_GPIO_EEPROM_WP (0x80000000 >> 9) /* GPIO9 */
275#define CONFIG_SYS_GPIO_MONARCH_N (0x80000000 >> 11) /* GPIO11 */
276#define CONFIG_SYS_GPIO_EREADY (0x80000000 >> 12) /* GPIO12 */
277#define CONFIG_SYS_GPIO_M66EN (0x80000000 >> 13) /* GPIO13 */
278
279/*
280 * Default speed selection (cpu_plb_opb_ebc) in mhz.
281 * This value will be set if iic boot eprom is disabled.
282 */
283#undef CONFIG_SYS_FCPU333MHZ
284#define CONFIG_SYS_FCPU266MHZ
285#undef CONFIG_SYS_FCPU133MHZ
286
287#if defined(CONFIG_SYS_FCPU333MHZ)
288/*
289 * CPU: 333MHz
290 * PLB/SDRAM/MAL: 111MHz
291 * OPB: 55MHz
292 * EBC: 55MHz
293 * PCI: 55MHz (111MHz on M66EN=1)
294 */
295#define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
296 PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
297 PLL_MALDIV_1 | PLL_PCIDIV_2)
298#define PLLMR1_DEFAULT (PLL_FBKDIV_10 | \
299 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
300 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
301#endif
302
303#if defined(CONFIG_SYS_FCPU266MHZ)
304/*
305 * CPU: 266MHz
306 * PLB/SDRAM/MAL: 133MHz
307 * OPB: 66MHz
308 * EBC: 44MHz
309 * PCI: 44MHz (66MHz on M66EN=1)
310 */
311#define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
312 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
313 PLL_MALDIV_1 | PLL_PCIDIV_3)
314#define PLLMR1_DEFAULT (PLL_FBKDIV_8 | \
315 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
316 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
317#endif
318
319#if defined(CONFIG_SYS_FCPU133MHZ)
320/*
321 * CPU: 133MHz
322 * PLB/SDRAM/MAL: 133MHz
323 * OPB: 66MHz
324 * EBC: 44MHz
325 * PCI: 44MHz (66MHz on M66EN=1)
326 */
327#define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
328 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
329 PLL_MALDIV_1 | PLL_PCIDIV_3)
330#define PLLMR1_DEFAULT (PLL_FBKDIV_4 | \
331 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
332 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
333#endif
334
335#endif /* __CONFIG_H */