blob: 60e5c2b4bb527313578bad10cc39b0fd8d545e1d [file] [log] [blame]
wdenk8d414a72005-06-10 10:00:19 +00001/*
2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
33#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
34#define CONFIG_HMI1001 1 /* HMI1001 board */
35
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020036#ifndef CONFIG_SYS_TEXT_BASE
37#define CONFIG_SYS_TEXT_BASE 0xFFF00000
38#endif
39
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk8d414a72005-06-10 10:00:19 +000041
wdenk8d414a72005-06-10 10:00:19 +000042#define CONFIG_BOARD_EARLY_INIT_R
43
Becky Bruce03ea1be2008-05-08 19:02:12 -050044#define CONFIG_HIGH_BATS 1 /* High BATs supported */
45
wdenk8d414a72005-06-10 10:00:19 +000046/*
47 * Serial console configuration
48 */
49#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
50#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenk8d414a72005-06-10 10:00:19 +000052
Wolfgang Denk7d5b5222005-07-21 15:23:29 +020053/* Partitions */
54#define CONFIG_DOS_PARTITION
55
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050056
wdenk8d414a72005-06-10 10:00:19 +000057/*
Jon Loeliger140b69c2007-07-10 09:38:02 -050058 * BOOTP options
59 */
60#define CONFIG_BOOTP_BOOTFILESIZE
61#define CONFIG_BOOTP_BOOTPATH
62#define CONFIG_BOOTP_GATEWAY
63#define CONFIG_BOOTP_HOSTNAME
64
65
66/*
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050067 * Command line configuration.
wdenk8d414a72005-06-10 10:00:19 +000068 */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050069#include <config_cmd_default.h>
wdenk8d414a72005-06-10 10:00:19 +000070
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -050071#define CONFIG_CMD_DATE
72#define CONFIG_CMD_DISPLAY
73#define CONFIG_CMD_DHCP
74#define CONFIG_CMD_EEPROM
75#define CONFIG_CMD_I2C
76#define CONFIG_CMD_IDE
77#define CONFIG_CMD_NFS
78#define CONFIG_CMD_PCI
79#define CONFIG_CMD_SNTP
80
wdenk8d414a72005-06-10 10:00:19 +000081
82#define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
83
Wolfgang Denk0708bc62010-10-07 21:51:12 +020084#if (CONFIG_SYS_TEXT_BASE == 0xFFF00000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085# define CONFIG_SYS_LOWBOOT 1
wdenk8d414a72005-06-10 10:00:19 +000086#endif
87
88/*
89 * Autobooting
90 */
91#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
92
93#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +010094 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk8d414a72005-06-10 10:00:19 +000095 "echo"
96
97#undef CONFIG_BOOTARGS
98
99#define CONFIG_EXTRA_ENV_SETTINGS \
100 "netdev=eth0\0" \
101 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100102 "nfsroot=${serverip}:${rootpath}\0" \
wdenk8d414a72005-06-10 10:00:19 +0000103 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100104 "addip=setenv bootargs ${bootargs} " \
105 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
106 ":${hostname}:${netdev}:off panic=1\0" \
wdenk8d414a72005-06-10 10:00:19 +0000107 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100108 "bootm ${kernel_addr}\0" \
109 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk8d414a72005-06-10 10:00:19 +0000110 "rootpath=/opt/eldk/ppc_82xx\0" \
111 ""
112
113#define CONFIG_BOOTCOMMAND "run net_nfs"
114
Wolfgang Denkf8f77072005-08-30 13:04:12 +0200115#define CONFIG_MISC_INIT_R 1
116
wdenk8d414a72005-06-10 10:00:19 +0000117/*
118 * IPB Bus clocking configuration.
119 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk8d414a72005-06-10 10:00:19 +0000121
122/*
wdenka2b932d2005-06-27 13:30:03 +0000123 * I2C configuration
124 */
125#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
wdenka2b932d2005-06-27 13:30:03 +0000127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
129#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenka2b932d2005-06-27 13:30:03 +0000130
131/*
132 * EEPROM configuration
133 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
135#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
136#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
137#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
wdenka2b932d2005-06-27 13:30:03 +0000138
139/*
140 * RTC configuration
141 */
142#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenka2b932d2005-06-27 13:30:03 +0000144
145/*
wdenk8d414a72005-06-10 10:00:19 +0000146 * Flash configuration
147 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_FLASH_BASE 0xFF800000
wdenk8d414a72005-06-10 10:00:19 +0000149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_FLASH_SIZE 0x00800000 /* 8 MByte */
151#define CONFIG_SYS_MAX_FLASH_SECT 67 /* max num of sects on one chip */
wdenk8d414a72005-06-10 10:00:19 +0000152
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200153#define CONFIG_ENV_ADDR (CONFIG_SYS_TEXT_BASE+0x40000) /* second sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
wdenk8d414a72005-06-10 10:00:19 +0000155 (= chip selects) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
157#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk8d414a72005-06-10 10:00:19 +0000158
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200159#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_FLASH_CFI
161#define CONFIG_SYS_FLASH_EMPTY_INFO
162#define CONFIG_SYS_FLASH_CFI_AMD_RESET
wdenk8d414a72005-06-10 10:00:19 +0000163
164/*
165 * Environment settings
166 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200167#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200168#define CONFIG_ENV_SIZE 0x4000
169#define CONFIG_ENV_SECT_SIZE 0x20000
170#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
171#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenk8d414a72005-06-10 10:00:19 +0000172
173/*
174 * Memory map
175 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_MBAR 0xF0000000
177#define CONFIG_SYS_SDRAM_BASE 0x00000000
178#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
179#define CONFIG_SYS_DISPLAY_BASE 0x80600000
180#define CONFIG_SYS_STATUS1_BASE 0x80600200
181#define CONFIG_SYS_STATUS2_BASE 0x80600300
wdenk8d414a72005-06-10 10:00:19 +0000182
183/* Settings for XLB = 132 MHz */
184#define SDRAM_DDR 1
185#define SDRAM_MODE 0x018D0000
186#define SDRAM_EMODE 0x40090000
187#define SDRAM_CONTROL 0x714f0f00
188#define SDRAM_CONFIG1 0x73722930
189#define SDRAM_CONFIG2 0x47770000
190#define SDRAM_TAPDELAY 0x10000000
191
192/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Michael Zaidmanf969a682010-09-20 08:51:53 +0200194
wdenk8d414a72005-06-10 10:00:19 +0000195/* preserve space for the post_word at end of on-chip SRAM */
Michael Zaidmanf969a682010-09-20 08:51:53 +0200196#define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
197
198#ifdef CONFIG_POST
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
wdenk8d414a72005-06-10 10:00:19 +0000200#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
wdenk8d414a72005-06-10 10:00:19 +0000202#endif
203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
205#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
206#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk8d414a72005-06-10 10:00:19 +0000207
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200208#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
210# define CONFIG_SYS_RAMBOOT 1
wdenk8d414a72005-06-10 10:00:19 +0000211#endif
212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
214#define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
215#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk8d414a72005-06-10 10:00:19 +0000216
217/*
218 * Ethernet configuration
219 */
220#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800221#define CONFIG_MPC5xxx_FEC_MII100
wdenk8d414a72005-06-10 10:00:19 +0000222#define CONFIG_PHY_ADDR 0x00
Wolfgang Denkde7e1642007-03-07 16:19:46 +0100223#define CONFIG_MII 1 /* MII PHY management */
wdenk8d414a72005-06-10 10:00:19 +0000224
225/*
226 * GPIO configuration
227 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_GPS_PORT_CONFIG 0x01051004
wdenk8d414a72005-06-10 10:00:19 +0000229
230/*
wdenk8d414a72005-06-10 10:00:19 +0000231 * Miscellaneous configurable options
232 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_LONGHELP /* undef to save memory */
234#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -0500235#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk8d414a72005-06-10 10:00:19 +0000237#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk8d414a72005-06-10 10:00:19 +0000239#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
241#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
242#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk8d414a72005-06-10 10:00:19 +0000243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -0500245#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger0c6d5ce2007-07-04 22:32:25 -0500247#endif
248
wdenk8d414a72005-06-10 10:00:19 +0000249/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_ALT_MEMTEST
wdenk8d414a72005-06-10 10:00:19 +0000251
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
253#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
wdenk8d414a72005-06-10 10:00:19 +0000254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk8d414a72005-06-10 10:00:19 +0000256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk8d414a72005-06-10 10:00:19 +0000258
259/*
Jon Loeliger140b69c2007-07-10 09:38:02 -0500260 * Enable loopw command.
wdenk8d414a72005-06-10 10:00:19 +0000261 */
262#define CONFIG_LOOPW
263
264/*
265 * Various low-level settings
266 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
268#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenk8d414a72005-06-10 10:00:19 +0000269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
271#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
272#define CONFIG_SYS_BOOTCS_CFG 0x0004FB00
273#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
274#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenk8d414a72005-06-10 10:00:19 +0000275
276/* 8Mbit SRAM @0x80100000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_CS1_START 0x80100000
278#define CONFIG_SYS_CS1_SIZE 0x00100000
279#define CONFIG_SYS_CS1_CFG 0x19B00
wdenk8d414a72005-06-10 10:00:19 +0000280
281/* FRAM 32Kbyte @0x80700000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_CS2_START 0x80700000
283#define CONFIG_SYS_CS2_SIZE 0x00008000
284#define CONFIG_SYS_CS2_CFG 0x19800
wdenk8d414a72005-06-10 10:00:19 +0000285
286/* Display H1, Status Inputs, EPLD @0x80600000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_CS3_START 0x80600000
288#define CONFIG_SYS_CS3_SIZE 0x00100000
289#define CONFIG_SYS_CS3_CFG 0x00019800
wdenk8d414a72005-06-10 10:00:19 +0000290
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_CS_BURST 0x00000000
292#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenk8d414a72005-06-10 10:00:19 +0000293
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200294/*-----------------------------------------------------------------------
295 * IDE/ATA stuff Supports IDE harddisk
296 *-----------------------------------------------------------------------
297 */
298
299#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
300
301#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
302#undef CONFIG_IDE_LED /* LED for ide not supported */
303
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
305#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200306
Wolfgang Denk298fed22005-08-10 10:06:25 +0200307#define CONFIG_IDE_PREINIT 1
308
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200310
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200312
313/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200315
316/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200318
319/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200321
322/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_ATA_STRIDE 4
Wolfgang Denk7d5b5222005-07-21 15:23:29 +0200324
325#define CONFIG_ATAPI 1
326
Wolfgang Denkc6b0fb82005-09-03 01:21:50 +0200327#define CONFIG_VIDEO_SMI_LYNXEM
328#define CONFIG_CFB_CONSOLE
329#define CONFIG_VGA_AS_SINGLE_DEVICE
330#define CONFIG_VIDEO_LOGO
331
Wolfgang Denkc10023e2005-08-16 15:17:53 +0200332/*
333 * PCI Mapping:
334 * 0x40000000 - 0x4fffffff - PCI Memory
335 * 0x50000000 - 0x50ffffff - PCI IO Space
336 */
337#define CONFIG_PCI 1
338#define CONFIG_PCI_PNP 1
339#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liew521f97b2008-03-30 01:19:06 -0500340#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
Wolfgang Denkc10023e2005-08-16 15:17:53 +0200341
342#define CONFIG_PCI_MEM_BUS 0x40000000
343#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
344#define CONFIG_PCI_MEM_SIZE 0x10000000
345
346#define CONFIG_PCI_IO_BUS 0x50000000
347#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
348#define CONFIG_PCI_IO_SIZE 0x01000000
349
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350#define CONFIG_SYS_ISA_IO CONFIG_PCI_IO_BUS
Wolfgang Denkc6b0fb82005-09-03 01:21:50 +0200351
Wolfgang Denkf8f77072005-08-30 13:04:12 +0200352/*---------------------------------------------------------------------*/
353/* Display addresses */
354/*---------------------------------------------------------------------*/
355
Ilya Yanok435a63d2010-09-09 23:03:32 +0200356#define CONFIG_PDSP188x
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_DISP_CHR_RAM (CONFIG_SYS_DISPLAY_BASE + 0x38)
358#define CONFIG_SYS_DISP_CWORD (CONFIG_SYS_DISPLAY_BASE + 0x30)
Wolfgang Denkf8f77072005-08-30 13:04:12 +0200359
wdenk8d414a72005-06-10 10:00:19 +0000360#endif /* __CONFIG_H */