blob: da7414cbe99793ed753a3d00832fa92d772d2764 [file] [log] [blame]
Alex Marginean7a910c12019-07-03 12:11:40 +03001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * ENETC ethernet controller driver
Vladimir Oltean14ca0c32021-06-29 20:53:16 +03004 * Copyright 2017-2021 NXP
Alex Marginean7a910c12019-07-03 12:11:40 +03005 */
6
7#ifndef _ENETC_H
8#define _ENETC_H
9
Simon Glass4dcacfc2020-05-10 11:40:13 -060010#include <linux/bitops.h>
Alex Marginean7a910c12019-07-03 12:11:40 +030011#define enetc_dbg(dev, fmt, args...) debug("%s:" fmt, dev->name, ##args)
12
13/* PCI function IDs */
14#define PCI_DEVICE_ID_ENETC_ETH 0xE100
Alex Marginean02155392019-07-03 12:11:41 +030015#define PCI_DEVICE_ID_ENETC_MDIO 0xEE01
Alex Marginean7a910c12019-07-03 12:11:40 +030016
17/* ENETC Ethernet controller registers */
18/* Station interface register offsets */
19#define ENETC_SIMR 0x000
20#define ENETC_SIMR_EN BIT(31)
21#define ENETC_SICAR0 0x040
22/* write cache cfg: snoop, no allocate, data & BD coherent */
23#define ENETC_SICAR_WR_CFG 0x6767
24/* read cache cfg: coherent copy, look up, don't alloc in cache */
25#define ENETC_SICAR_RD_CFG 0x27270000
26#define ENETC_SIROCT 0x300
27#define ENETC_SIRFRM 0x308
28#define ENETC_SITOCT 0x320
29#define ENETC_SITFRM 0x328
30
31/* Rx/Tx Buffer Descriptor Ring registers */
32enum enetc_bdr_type {TX, RX};
33#define ENETC_BDR(type, n, off) (0x8000 + (type) * 0x100 + (n) * 0x200 + (off))
34#define ENETC_BDR_IDX_MASK 0xffff
35
36/* Rx BDR reg offsets */
37#define ENETC_RBMR 0x00
38#define ENETC_RBMR_EN BIT(31)
39#define ENETC_RBBSR 0x08
40/* initial consumer index for Rx BDR */
41#define ENETC_RBCIR 0x0c
42#define ENETC_RBBAR0 0x10
43#define ENETC_RBBAR1 0x14
44#define ENETC_RBPIR 0x18
45#define ENETC_RBLENR 0x20
46
47/* Tx BDR reg offsets */
48#define ENETC_TBMR 0x00
49#define ENETC_TBMR_EN BIT(31)
50#define ENETC_TBBAR0 0x10
51#define ENETC_TBBAR1 0x14
52#define ENETC_TBPIR 0x18
53#define ENETC_TBCIR 0x1c
54#define ENETC_TBLENR 0x20
55
56/* Port registers offset */
57#define ENETC_PORT_REGS_OFF 0x10000
58
59/* Port registers */
60#define ENETC_PMR 0x0000
61#define ENETC_PMR_SI0_EN BIT(16)
62#define ENETC_PSIPMMR 0x0018
63#define ENETC_PSIPMAR0 0x0100
64#define ENETC_PSIPMAR1 0x0104
Alex Marginean38882ae2019-07-03 12:11:42 +030065#define ENETC_PCAPR0 0x0900
66#define ENETC_PCAPRO_MDIO BIT(11)
Alex Marginean7a910c12019-07-03 12:11:40 +030067#define ENETC_PSICFGR(n) (0x0940 + (n) * 0x10)
68#define ENETC_PSICFGR_SET_TXBDR(val) ((val) & 0xff)
69#define ENETC_PSICFGR_SET_RXBDR(val) (((val) & 0xff) << 16)
70/* MAC configuration */
71#define ENETC_PM_CC 0x8008
72#define ENETC_PM_CC_DEFAULT 0x0810
73#define ENETC_PM_CC_RX_TX_EN 0x8813
74#define ENETC_PM_MAXFRM 0x8014
75#define ENETC_RX_MAXFRM_SIZE PKTSIZE_ALIGN
Alex Marginean38882ae2019-07-03 12:11:42 +030076#define ENETC_PM_IMDIO_BASE 0x8030
77#define ENETC_PM_IF_MODE 0x8300
78#define ENETC_PM_IF_MODE_RG BIT(2)
79#define ENETC_PM_IF_MODE_AN_ENA BIT(15)
Vladimir Oltean14ca0c32021-06-29 20:53:16 +030080#define ENETC_PM_IFM_SSP_MASK GENMASK(14, 13)
81#define ENETC_PM_IFM_SSP_1000 (2 << 13)
82#define ENETC_PM_IFM_SSP_100 (0 << 13)
83#define ENETC_PM_IFM_SSP_10 (1 << 13)
84#define ENETC_PM_IFM_FULL_DPX BIT(12)
Alex Marginean38882ae2019-07-03 12:11:42 +030085#define ENETC_PM_IF_IFMODE_MASK GENMASK(1, 0)
Alex Marginean7a910c12019-07-03 12:11:40 +030086
87/* buffer descriptors count must be multiple of 8 and aligned to 128 bytes */
88#define ENETC_BD_CNT CONFIG_SYS_RX_ETH_BUFFER
89#define ENETC_BD_ALIGN 128
90
91/* single pair of Rx/Tx rings */
92#define ENETC_RX_BDR_CNT 1
93#define ENETC_TX_BDR_CNT 1
94#define ENETC_RX_BDR_ID 0
95#define ENETC_TX_BDR_ID 0
96
97/* Tx buffer descriptor */
98struct enetc_tx_bd {
99 __le64 addr;
100 __le16 buf_len;
101 __le16 frm_len;
102 __le16 err_csum;
103 __le16 flags;
104};
105
106#define ENETC_TXBD_FLAGS_F BIT(15)
107#define ENETC_POLL_TRIES 32000
108
109/* Rx buffer descriptor */
110union enetc_rx_bd {
111 /* SW provided BD format */
112 struct {
113 __le64 addr;
114 u8 reserved[8];
115 } w;
116
117 /* ENETC returned BD format */
118 struct {
119 __le16 inet_csum;
120 __le16 parse_summary;
121 __le32 rss_hash;
122 __le16 buf_len;
123 __le16 vlan_opt;
124 union {
125 struct {
126 __le16 flags;
127 __le16 error;
128 };
129 __le32 lstatus;
130 };
131 } r;
132};
133
134#define ENETC_RXBD_STATUS_R(status) (((status) >> 30) & 0x1)
135#define ENETC_RXBD_STATUS_F(status) (((status) >> 31) & 0x1)
136#define ENETC_RXBD_STATUS_ERRORS(status) (((status) >> 16) & 0xff)
137#define ENETC_RXBD_STATUS(flags) ((flags) << 16)
138
139/* Tx/Rx ring info */
140struct bd_ring {
141 void *cons_idx;
142 void *prod_idx;
143 /* next BD index to use */
144 int next_prod_idx;
145 int next_cons_idx;
146 int bd_count;
147};
148
149/* ENETC private structure */
150struct enetc_priv {
151 struct enetc_tx_bd *enetc_txbd;
152 union enetc_rx_bd *enetc_rxbd;
153
154 void *regs_base; /* base ENETC registers */
155 void *port_regs; /* base ENETC port registers */
156
157 /* Rx/Tx buffer descriptor rings info */
158 struct bd_ring tx_bdr;
159 struct bd_ring rx_bdr;
Alex Marginean02155392019-07-03 12:11:41 +0300160
Simon Glassfada3f92022-09-17 09:00:09 -0600161 int uclass_id;
Alex Marginean38882ae2019-07-03 12:11:42 +0300162 struct mii_dev imdio;
Alex Marginean602e00f2019-11-25 17:15:13 +0200163 struct phy_device *phy;
Alex Marginean7a910c12019-07-03 12:11:40 +0300164};
165
Alex Marginean38882ae2019-07-03 12:11:42 +0300166/* PCS / internal SoC PHY ID, it defaults to 0 on all interfaces */
167#define ENETC_PCS_PHY_ADDR 0
168
169/* PCS registers */
170#define ENETC_PCS_CR 0x00
171#define ENETC_PCS_CR_RESET_AN 0x1200
172#define ENETC_PCS_CR_DEF_VAL 0x0140
Alex Marginean41a7ac52019-07-15 11:48:47 +0300173#define ENETC_PCS_CR_RST BIT(15)
Alex Marginean38882ae2019-07-03 12:11:42 +0300174#define ENETC_PCS_DEV_ABILITY 0x04
175#define ENETC_PCS_DEV_ABILITY_SGMII 0x4001
176#define ENETC_PCS_DEV_ABILITY_SXGMII 0x5001
177#define ENETC_PCS_LINK_TIMER1 0x12
178#define ENETC_PCS_LINK_TIMER1_VAL 0x06a0
179#define ENETC_PCS_LINK_TIMER2 0x13
180#define ENETC_PCS_LINK_TIMER2_VAL 0x0003
181#define ENETC_PCS_IF_MODE 0x14
Alex Marginean41a7ac52019-07-15 11:48:47 +0300182#define ENETC_PCS_IF_MODE_SGMII BIT(0)
183#define ENETC_PCS_IF_MODE_SGMII_AN BIT(1)
184#define ENETC_PCS_IF_MODE_SPEED_1G BIT(3)
Alex Marginean38882ae2019-07-03 12:11:42 +0300185
186/* PCS replicator block for USXGMII */
187#define ENETC_PCS_DEVAD_REPL 0x1f
188
Alex Marginean4ea74fd2021-01-25 14:23:55 +0200189#define ENETC_PCS_REPL_LINK_TIMER_1 0x12
190#define ENETC_PCS_REPL_LINK_TIMER_1_DEF 0x0003
191#define ENETC_PCS_REPL_LINK_TIMER_2 0x13
192#define ENETC_PCS_REPL_LINK_TIMER_2_DEF 0x06a0
193
Alex Marginean02155392019-07-03 12:11:41 +0300194/* ENETC external MDIO registers */
195#define ENETC_MDIO_BASE 0x1c00
196#define ENETC_MDIO_CFG 0x00
197#define ENETC_EMDIO_CFG_C22 0x00809508
198#define ENETC_EMDIO_CFG_C45 0x00809548
199#define ENETC_EMDIO_CFG_RD_ER BIT(1)
200#define ENETC_EMDIO_CFG_BSY BIT(0)
201#define ENETC_MDIO_CTL 0x04
202#define ENETC_MDIO_CTL_READ BIT(15)
203#define ENETC_MDIO_DATA 0x08
204#define ENETC_MDIO_STAT 0x0c
205
206#define ENETC_MDIO_READ_ERR 0xffff
207
208struct enetc_mdio_priv {
209 void *regs_base;
210};
211
Alex Marginean38882ae2019-07-03 12:11:42 +0300212/*
213 * these functions are implemented by ENETC_MDIO and are re-used by ENETC driver
214 * to drive serdes / internal SoC PHYs
215 */
216int enetc_mdio_read_priv(struct enetc_mdio_priv *priv, int addr, int devad,
217 int reg);
218int enetc_mdio_write_priv(struct enetc_mdio_priv *priv, int addr, int devad,
219 int reg, u16 val);
220
Alex Marginean805b8592019-12-10 16:55:39 +0200221/* sets up primary MAC addresses in DT/IERB */
222void fdt_fixup_enetc_mac(void *blob);
223
Alex Marginean7a910c12019-07-03 12:11:40 +0300224#endif /* _ENETC_H */