blob: eb9bf24da021e8d458fea46fd678c7378a0ddac4 [file] [log] [blame]
Masahiro Yamada04191e52014-12-19 20:20:52 +09001/*
Masahiro Yamada663a23f2015-05-29 17:30:00 +09002 * Copyright (C) 2014-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamada04191e52014-12-19 20:20:52 +09003 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
Masahiro Yamadaa1e24222016-02-26 14:21:43 +09007#include <common.h>
8#include <linux/err.h>
Masahiro Yamada04191e52014-12-19 20:20:52 +09009#include <linux/types.h>
Masahiro Yamada663a23f2015-05-29 17:30:00 +090010#include <linux/io.h>
Masahiro Yamadaefdf3402016-01-09 01:51:13 +090011
12#include "ddrphy-regs.h"
Masahiro Yamada04191e52014-12-19 20:20:52 +090013
Masahiro Yamadaa1e24222016-02-26 14:21:43 +090014enum dram_freq {
15 DRAM_FREQ_1333M,
16 DRAM_FREQ_1600M,
17 DRAM_FREQ_NR,
18};
19
20static u32 ddrphy_ptr0[DRAM_FREQ_NR] = {0x0a806844, 0x0c807d04};
21static u32 ddrphy_ptr1[DRAM_FREQ_NR] = {0x208e0124, 0x2710015E};
22static u32 ddrphy_ptr3[DRAM_FREQ_NR] = {0x0f051616, 0x12061A80};
23static u32 ddrphy_ptr4[DRAM_FREQ_NR] = {0x06ae08d6, 0x08027100};
24static u32 ddrphy_dtpr0[DRAM_FREQ_NR] = {0x85589955, 0x999cbb66};
25static u32 ddrphy_dtpr1[DRAM_FREQ_NR] = {0x1a8363c0, 0x1a878400};
26static u32 ddrphy_dtpr2[DRAM_FREQ_NR] = {0x5002c200, 0xa00214f8};
27static u32 ddrphy_mr0[DRAM_FREQ_NR] = {0x00000b51, 0x00000d71};
28static u32 ddrphy_mr2[DRAM_FREQ_NR] = {0x00000290, 0x00000298};
29
Masahiro Yamada3bee85d2016-02-26 14:21:42 +090030int ph1_ld4_ddrphy_init(struct ddrphy __iomem *phy, int freq, bool ddr3plus)
Masahiro Yamada04191e52014-12-19 20:20:52 +090031{
Masahiro Yamadaa1e24222016-02-26 14:21:43 +090032 enum dram_freq freq_e;
Masahiro Yamada04191e52014-12-19 20:20:52 +090033 u32 tmp;
34
Masahiro Yamadaa1e24222016-02-26 14:21:43 +090035 switch (freq) {
36 case 1333:
37 freq_e = DRAM_FREQ_1333M;
38 break;
39 case 1600:
40 freq_e = DRAM_FREQ_1600M;
41 break;
42 default:
43 printf("unsupported DRAM frequency %d MHz\n", freq);
44 return -EINVAL;
Masahiro Yamada04191e52014-12-19 20:20:52 +090045 }
Masahiro Yamadaa1e24222016-02-26 14:21:43 +090046
47 writel(0x0300c473, &phy->pgcr[1]);
48 writel(ddrphy_ptr0[freq_e], &phy->ptr[0]);
49 writel(ddrphy_ptr1[freq_e], &phy->ptr[1]);
Masahiro Yamada04191e52014-12-19 20:20:52 +090050 writel(0x00083DEF, &phy->ptr[2]);
Masahiro Yamadaa1e24222016-02-26 14:21:43 +090051 writel(ddrphy_ptr3[freq_e], &phy->ptr[3]);
52 writel(ddrphy_ptr4[freq_e], &phy->ptr[4]);
Masahiro Yamada04191e52014-12-19 20:20:52 +090053 writel(0xF004001A, &phy->dsgcr);
54
55 /* change the value of the on-die pull-up/pull-down registors */
56 tmp = readl(&phy->dxccr);
57 tmp &= ~0x0ee0;
58 tmp |= DXCCR_DQSNRES_688_OHM | DXCCR_DQSRES_688_OHM;
59 writel(tmp, &phy->dxccr);
60
61 writel(0x0000040B, &phy->dcr);
Masahiro Yamadaa1e24222016-02-26 14:21:43 +090062 writel(ddrphy_dtpr0[freq_e], &phy->dtpr[0]);
63 writel(ddrphy_dtpr1[freq_e], &phy->dtpr[1]);
64 writel(ddrphy_dtpr2[freq_e], &phy->dtpr[2]);
65 writel(ddrphy_mr0[freq_e], &phy->mr0);
Masahiro Yamada04191e52014-12-19 20:20:52 +090066 writel(0x00000006, &phy->mr1);
Masahiro Yamadaa1e24222016-02-26 14:21:43 +090067 writel(ddrphy_mr2[freq_e], &phy->mr2);
Masahiro Yamadaa5731882016-02-26 14:21:40 +090068 writel(ddr3plus ? 0x00000800 : 0x00000000, &phy->mr3);
Masahiro Yamada04191e52014-12-19 20:20:52 +090069
70 while (!(readl(&phy->pgsr[0]) & PGSR0_IDONE))
71 ;
72
73 writel(0x0300C473, &phy->pgcr[1]);
74 writel(0x0000005D, &phy->zq[0].cr[1]);
Masahiro Yamada75f16f82015-09-22 00:27:39 +090075
76 return 0;
Masahiro Yamada04191e52014-12-19 20:20:52 +090077}