blob: beba848214e74521bd4daa09bdcb56a701277a94 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Haiying Wangbd255372009-03-27 17:02:45 -04002/*
Kumar Gala6ad0eb52011-01-04 18:04:01 -06003 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Haiying Wangbd255372009-03-27 17:02:45 -04004 */
5
6/*
7 * mpc8569mds board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kumar Gala6ad0eb52011-01-04 18:04:01 -060012#define CONFIG_SYS_SRIO
13#define CONFIG_SRIO1 /* SRIO port 1 */
14
Haiying Wangbd255372009-03-27 17:02:45 -040015#define CONFIG_PCIE1 1 /* PCIE controller */
16#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000017#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Haiying Wangbd255372009-03-27 17:02:45 -040018#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Haiying Wangbd255372009-03-27 17:02:45 -040019#define CONFIG_ENV_OVERWRITE
Haiying Wangbd255372009-03-27 17:02:45 -040020
Haiying Wangbd255372009-03-27 17:02:45 -040021#ifndef __ASSEMBLY__
22extern unsigned long get_clock_freq(void);
23#endif
24/* Replace a call to get_clock_freq (after it is implemented)*/
Dave Liu30583582009-05-18 17:49:23 +080025#define CONFIG_SYS_CLK_FREQ 66666666
26#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
Haiying Wangbd255372009-03-27 17:02:45 -040027
Wolfgang Denkdc25d152010-10-04 19:58:00 +020028#ifdef CONFIG_ATM
Liu Yu06f0ebe2009-11-27 15:31:52 +080029#define CONFIG_PQ_MDS_PIB
30#define CONFIG_PQ_MDS_PIB_ATM
31#endif
32
Haiying Wangbd255372009-03-27 17:02:45 -040033/*
34 * These can be toggled for performance analysis, otherwise use default.
35 */
36#define CONFIG_L2_CACHE /* toggle L2 cache */
37#define CONFIG_BTB /* toggle branch predition */
38
Haiying Wang31b90122010-11-10 15:37:13 -050039#ifndef CONFIG_SYS_MONITOR_BASE
40#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
41#endif
42
Haiying Wangbd255372009-03-27 17:02:45 -040043/*
44 * Only possible on E500 Version 2 or newer cores.
45 */
46#define CONFIG_ENABLE_36BIT_PHYS 1
47
Anton Vorontsovda225942009-10-15 17:47:06 +040048#define CONFIG_HWCONFIG
Haiying Wangbd255372009-03-27 17:02:45 -040049
Haiying Wangbd255372009-03-27 17:02:45 -040050/*
Liu Yu2639e512010-01-18 19:03:28 +080051 * Config the L2 Cache as L2 SRAM
52 */
53#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
54#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
55#define CONFIG_SYS_L2_SIZE (512 << 10)
56#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
57
Timur Tabid8f341c2011-08-04 18:03:41 -050058#define CONFIG_SYS_CCSRBAR 0xe0000000
59#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Haiying Wangbd255372009-03-27 17:02:45 -040060
Kumar Gala842aa5b2011-11-09 09:10:49 -060061#if defined(CONFIG_NAND_SPL)
Timur Tabid8f341c2011-08-04 18:03:41 -050062#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Liu Yu2639e512010-01-18 19:03:28 +080063#endif
64
Haiying Wangbd255372009-03-27 17:02:45 -040065/* DDR Setup */
Haiying Wangbd255372009-03-27 17:02:45 -040066#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
67#define CONFIG_DDR_SPD
Haiying Wangbd255372009-03-27 17:02:45 -040068#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
69
70#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
71
72#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
73 /* DDR is system memory*/
74#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
75
Haiying Wangbd255372009-03-27 17:02:45 -040076#define CONFIG_DIMM_SLOTS_PER_CTLR 1
77#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
78
79/* I2C addresses of SPD EEPROMs */
Kumar Galac68e86c2011-01-31 22:18:47 -060080#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Haiying Wangbd255372009-03-27 17:02:45 -040081
82/* These are used when DDR doesn't use SPD. */
83#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
84#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
85#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
86#define CONFIG_SYS_DDR_TIMING_3 0x00020000
87#define CONFIG_SYS_DDR_TIMING_0 0x00330004
88#define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
89#define CONFIG_SYS_DDR_TIMING_2 0x002888D0
90#define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
91#define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
92#define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
93#define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
94#define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
95#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
96#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
97#define CONFIG_SYS_DDR_TIMING_4 0x00220001
98#define CONFIG_SYS_DDR_TIMING_5 0x03402400
99#define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
100#define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
101#define CONFIG_SYS_DDR_CDR_1 0x80040000
102#define CONFIG_SYS_DDR_CDR_2 0x00000000
103#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
104#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
105#define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
106#define CONFIG_SYS_DDR_CONTROL2 0x24400000
107
108#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
109#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
110#define CONFIG_SYS_DDR_SBE 0x00010000
111
112#undef CONFIG_CLOCKS_IN_MHZ
113
114/*
115 * Local Bus Definitions
116 */
117
118#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
119#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
120
121#define CONFIG_SYS_BCSR_BASE 0xf8000000
122#define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
123
124/*Chip select 0 - Flash*/
Liu Yu2639e512010-01-18 19:03:28 +0800125#define CONFIG_FLASH_BR_PRELIM 0xfe000801
126#define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
Haiying Wangbd255372009-03-27 17:02:45 -0400127
Haiying Wang7a1d7b82009-05-20 12:30:32 -0400128/*Chip select 1 - BCSR*/
Haiying Wangbd255372009-03-27 17:02:45 -0400129#define CONFIG_SYS_BR1_PRELIM 0xf8000801
130#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
131
Haiying Wang7a1d7b82009-05-20 12:30:32 -0400132/*Chip select 4 - PIB*/
133#define CONFIG_SYS_BR4_PRELIM 0xf8008801
134#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
135
136/*Chip select 5 - PIB*/
137#define CONFIG_SYS_BR5_PRELIM 0xf8010801
138#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
139
Haiying Wangbd255372009-03-27 17:02:45 -0400140#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
141#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
142#undef CONFIG_SYS_FLASH_CHECKSUM
143#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
144#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
145
Liu Yu2639e512010-01-18 19:03:28 +0800146#undef CONFIG_SYS_RAMBOOT
Liu Yu2639e512010-01-18 19:03:28 +0800147
Haiying Wangbd255372009-03-27 17:02:45 -0400148#define CONFIG_SYS_FLASH_EMPTY_INFO
149
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400150/* Chip select 3 - NAND */
Liu Yu2639e512010-01-18 19:03:28 +0800151#ifndef CONFIG_NAND_SPL
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400152#define CONFIG_SYS_NAND_BASE 0xFC000000
Liu Yu2639e512010-01-18 19:03:28 +0800153#else
154#define CONFIG_SYS_NAND_BASE 0xFFF00000
155#endif
156
157/* NAND boot: 4K NAND loader config */
158#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
159#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
160#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
161#define CONFIG_SYS_NAND_U_BOOT_START \
162 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
163#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
164#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
165#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
166
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400167#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
168#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
169#define CONFIG_SYS_MAX_NAND_DEVICE 1
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400170#define CONFIG_NAND_FSL_ELBC 1
171#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Matthew McClintock48aab142011-04-05 14:39:33 -0500172#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400173 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
174 | BR_PS_8 /* Port Size = 8 bit */ \
175 | BR_MS_FCM /* MSEL = FCM */ \
176 | BR_V) /* valid */
Matthew McClintock48aab142011-04-05 14:39:33 -0500177#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Anton Vorontsovf1a80512009-10-15 17:47:08 +0400178 | OR_FCM_CSCT \
179 | OR_FCM_CST \
180 | OR_FCM_CHT \
181 | OR_FCM_SCY_1 \
182 | OR_FCM_TRLX \
183 | OR_FCM_EHTR)
Liu Yu2639e512010-01-18 19:03:28 +0800184
Liu Yu2639e512010-01-18 19:03:28 +0800185#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
186#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintock48aab142011-04-05 14:39:33 -0500187#define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
188#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wangbd255372009-03-27 17:02:45 -0400189
Haiying Wangbd255372009-03-27 17:02:45 -0400190#define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
191#define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
192#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
193#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
194
195#define CONFIG_SYS_INIT_RAM_LOCK 1
196#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200197#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Haiying Wangbd255372009-03-27 17:02:45 -0400198
Haiying Wangbd255372009-03-27 17:02:45 -0400199#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200200 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Haiying Wangbd255372009-03-27 17:02:45 -0400201#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
202
203#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Haiying Wangb228ae62009-06-04 16:12:39 -0400204#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Haiying Wangbd255372009-03-27 17:02:45 -0400205
206/* Serial Port */
Haiying Wangbd255372009-03-27 17:02:45 -0400207#define CONFIG_SYS_NS16550_SERIAL
208#define CONFIG_SYS_NS16550_REG_SIZE 1
209#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Galaf2736232010-04-07 01:34:11 -0500210#ifdef CONFIG_NAND_SPL
211#define CONFIG_NS16550_MIN_FUNCTIONS
212#endif
Haiying Wangbd255372009-03-27 17:02:45 -0400213
214#define CONFIG_SYS_BAUDRATE_TABLE \
215 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
216
217#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
218#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
219
Haiying Wangbd255372009-03-27 17:02:45 -0400220/*
221 * I2C
222 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200223#define CONFIG_SYS_I2C
224#define CONFIG_SYS_I2C_FSL
225#define CONFIG_SYS_FSL_I2C_SPEED 400000
226#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
227#define CONFIG_SYS_FSL_I2C2_SPEED 400000
228#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
229#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
230#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
231#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Haiying Wangbd255372009-03-27 17:02:45 -0400232
233/*
234 * I2C2 EEPROM
235 */
236#define CONFIG_ID_EEPROM
237#ifdef CONFIG_ID_EEPROM
238#define CONFIG_SYS_I2C_EEPROM_NXID
239#endif
240#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
241#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
242#define CONFIG_SYS_EEPROM_BUS_NUM 1
243
244#define PLPPAR1_I2C_BIT_MASK 0x0000000F
245#define PLPPAR1_I2C2_VAL 0x00000000
Anton Vorontsovda225942009-10-15 17:47:06 +0400246#define PLPPAR1_ESDHC_VAL 0x0000000A
Haiying Wangbd255372009-03-27 17:02:45 -0400247#define PLPDIR1_I2C_BIT_MASK 0x0000000F
248#define PLPDIR1_I2C2_VAL 0x0000000F
Anton Vorontsovda225942009-10-15 17:47:06 +0400249#define PLPDIR1_ESDHC_VAL 0x00000006
Anton Vorontsov05241172009-12-16 01:14:31 +0300250#define PLPPAR1_UART0_BIT_MASK 0x00000fc0
251#define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
252#define PLPDIR1_UART0_BIT_MASK 0x00000fc0
253#define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
Haiying Wangbd255372009-03-27 17:02:45 -0400254
255/*
256 * General PCI
257 * Memory Addresses are mapped 1-1. I/O is mapped from 0
258 */
Kumar Galab999ae82010-12-17 10:18:07 -0600259#define CONFIG_SYS_PCIE1_NAME "Slot"
Haiying Wangbd255372009-03-27 17:02:45 -0400260#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
261#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
262#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
263#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
264#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
265#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
266#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
267#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
268
Kumar Gala6ad0eb52011-01-04 18:04:01 -0600269#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
270#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
271#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
272#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Haiying Wangbd255372009-03-27 17:02:45 -0400273
274#ifdef CONFIG_QE
275/*
276 * QE UEC ethernet configuration
277 */
Haiying Wangbc759ee2009-05-20 12:30:37 -0400278#define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
279#undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
Haiying Wangbd255372009-03-27 17:02:45 -0400280
281#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
282#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500283#define CONFIG_ETHPRIME "UEC0"
Haiying Wangbd255372009-03-27 17:02:45 -0400284#define CONFIG_PHY_MODE_NEED_CHANGE
285
286#define CONFIG_UEC_ETH1 /* GETH1 */
287#define CONFIG_HAS_ETH0
288
289#ifdef CONFIG_UEC_ETH1
290#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
291#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400292#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangbd255372009-03-27 17:02:45 -0400293#define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
294#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
295#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming7832a462011-04-13 00:37:12 -0500296#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100297#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400298#elif defined(CONFIG_SYS_UCC_RMII_MODE)
299#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
300#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
301#define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500302#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100303#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400304#endif /* CONFIG_SYS_UCC_RGMII_MODE */
305#endif /* CONFIG_UEC_ETH1 */
Haiying Wangbd255372009-03-27 17:02:45 -0400306
307#define CONFIG_UEC_ETH2 /* GETH2 */
308#define CONFIG_HAS_ETH1
309
310#ifdef CONFIG_UEC_ETH2
311#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
312#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400313#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangbd255372009-03-27 17:02:45 -0400314#define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
315#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
316#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming7832a462011-04-13 00:37:12 -0500317#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100318#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400319#elif defined(CONFIG_SYS_UCC_RMII_MODE)
320#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
321#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
322#define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500323#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100324#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400325#endif /* CONFIG_SYS_UCC_RGMII_MODE */
326#endif /* CONFIG_UEC_ETH2 */
Haiying Wangbd255372009-03-27 17:02:45 -0400327
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400328#define CONFIG_UEC_ETH3 /* GETH3 */
329#define CONFIG_HAS_ETH2
330
331#ifdef CONFIG_UEC_ETH3
332#define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
333#define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400334#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400335#define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
336#define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
337#define CONFIG_SYS_UEC3_PHY_ADDR 2
Andy Fleming7832a462011-04-13 00:37:12 -0500338#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100339#define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400340#elif defined(CONFIG_SYS_UCC_RMII_MODE)
341#define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
342#define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
343#define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500344#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100345#define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400346#endif /* CONFIG_SYS_UCC_RGMII_MODE */
347#endif /* CONFIG_UEC_ETH3 */
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400348
349#define CONFIG_UEC_ETH4 /* GETH4 */
350#define CONFIG_HAS_ETH3
351
352#ifdef CONFIG_UEC_ETH4
353#define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
354#define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
Haiying Wangbc759ee2009-05-20 12:30:37 -0400355#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wangdf1bbbd2009-05-20 12:30:36 -0400356#define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
357#define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
358#define CONFIG_SYS_UEC4_PHY_ADDR 3
Andy Fleming7832a462011-04-13 00:37:12 -0500359#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100360#define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
Haiying Wangbc759ee2009-05-20 12:30:37 -0400361#elif defined(CONFIG_SYS_UCC_RMII_MODE)
362#define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
363#define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
364#define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
Andy Fleming7832a462011-04-13 00:37:12 -0500365#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100366#define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
Haiying Wangbc759ee2009-05-20 12:30:37 -0400367#endif /* CONFIG_SYS_UCC_RGMII_MODE */
368#endif /* CONFIG_UEC_ETH4 */
Haiying Wang10b981b2009-05-20 12:30:41 -0400369
370#undef CONFIG_UEC_ETH6 /* GETH6 */
371#define CONFIG_HAS_ETH5
372
373#ifdef CONFIG_UEC_ETH6
374#define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
375#define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
376#define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
377#define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
378#define CONFIG_SYS_UEC6_PHY_ADDR 4
Andy Fleming7832a462011-04-13 00:37:12 -0500379#define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100380#define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
Haiying Wang10b981b2009-05-20 12:30:41 -0400381#endif /* CONFIG_UEC_ETH6 */
382
383#undef CONFIG_UEC_ETH8 /* GETH8 */
384#define CONFIG_HAS_ETH7
385
386#ifdef CONFIG_UEC_ETH8
387#define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
388#define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
389#define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
390#define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
391#define CONFIG_SYS_UEC8_PHY_ADDR 6
Andy Fleming7832a462011-04-13 00:37:12 -0500392#define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100393#define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
Haiying Wang10b981b2009-05-20 12:30:41 -0400394#endif /* CONFIG_UEC_ETH8 */
395
Haiying Wangbd255372009-03-27 17:02:45 -0400396#endif /* CONFIG_QE */
397
398#if defined(CONFIG_PCI)
Haiying Wangbd255372009-03-27 17:02:45 -0400399#undef CONFIG_EEPRO100
400#undef CONFIG_TULIP
401
402#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
403
404#endif /* CONFIG_PCI */
405
Haiying Wangbd255372009-03-27 17:02:45 -0400406/*
407 * Environment
408 */
Haiying Wangbd255372009-03-27 17:02:45 -0400409
410#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
411#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
412
413/* QE microcode/firmware address */
Zhao Qiang83a90842014-03-21 16:21:44 +0800414#define CONFIG_SYS_QE_FW_ADDR 0xfff00000
Haiying Wangbd255372009-03-27 17:02:45 -0400415
416/*
417 * BOOTP options
418 */
419#define CONFIG_BOOTP_BOOTFILESIZE
Haiying Wangbd255372009-03-27 17:02:45 -0400420
Haiying Wangbd255372009-03-27 17:02:45 -0400421#undef CONFIG_WATCHDOG /* watchdog disabled */
422
Anton Vorontsovda225942009-10-15 17:47:06 +0400423#ifdef CONFIG_MMC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800424#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovda225942009-10-15 17:47:06 +0400425#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Anton Vorontsovda225942009-10-15 17:47:06 +0400426#endif
427
Haiying Wangbd255372009-03-27 17:02:45 -0400428/*
429 * Miscellaneous configurable options
430 */
Haiying Wangbd255372009-03-27 17:02:45 -0400431#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Haiying Wangbd255372009-03-27 17:02:45 -0400432#if defined(CONFIG_CMD_KGDB)
433#define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
434#else
435#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
436#endif
Haiying Wangbd255372009-03-27 17:02:45 -0400437#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
438#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
439 /* Boot Argument Buffer Size */
Haiying Wangbd255372009-03-27 17:02:45 -0400440
441/*
442 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500443 * have to be in the first 64 MB of memory, since this is
Haiying Wangbd255372009-03-27 17:02:45 -0400444 * the maximum mapped by the Linux kernel during initialization.
445 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500446#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
447#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Haiying Wangbd255372009-03-27 17:02:45 -0400448
Haiying Wangbd255372009-03-27 17:02:45 -0400449#if defined(CONFIG_CMD_KGDB)
450#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Haiying Wangbd255372009-03-27 17:02:45 -0400451#endif
452
453/*
454 * Environment Configuration
455 */
Mario Six790d8442018-03-28 14:38:20 +0200456#define CONFIG_HOSTNAME "mpc8569mds"
Joe Hershberger257ff782011-10-13 13:03:47 +0000457#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000458#define CONFIG_BOOTFILE "your.uImage"
Haiying Wangbd255372009-03-27 17:02:45 -0400459
460#define CONFIG_SERVERIP 192.168.1.1
461#define CONFIG_GATEWAYIP 192.168.1.1
462#define CONFIG_NETMASK 255.255.255.0
463
464#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
465
Haiying Wangbd255372009-03-27 17:02:45 -0400466#define CONFIG_EXTRA_ENV_SETTINGS \
467 "netdev=eth0\0" \
468 "consoledev=ttyS0\0" \
469 "ramdiskaddr=600000\0" \
470 "ramdiskfile=your.ramdisk.u-boot\0" \
471 "fdtaddr=400000\0" \
472 "fdtfile=your.fdt.dtb\0" \
473 "nfsargs=setenv bootargs root=/dev/nfs rw " \
474 "nfsroot=$serverip:$rootpath " \
475 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
476 "console=$consoledev,$baudrate $othbootargs\0" \
477 "ramargs=setenv bootargs root=/dev/ram rw " \
478 "console=$consoledev,$baudrate $othbootargs\0" \
479
480#define CONFIG_NFSBOOTCOMMAND \
481 "run nfsargs;" \
482 "tftp $loadaddr $bootfile;" \
483 "tftp $fdtaddr $fdtfile;" \
484 "bootm $loadaddr - $fdtaddr"
485
486#define CONFIG_RAMBOOTCOMMAND \
487 "run ramargs;" \
488 "tftp $ramdiskaddr $ramdiskfile;" \
489 "tftp $loadaddr $bootfile;" \
490 "bootm $loadaddr $ramdiskaddr"
491
492#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
493
494#endif /* __CONFIG_H */