blob: 394aa7fb7d8e7a540d462d76fdea0a2fefa41847 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +00002/*
3 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +00004 */
5
6/*
7 * BSC9131 RDB board configuration file
8 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000013#define CONFIG_NAND_FSL_IFC
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000014
15#ifdef CONFIG_SPIFLASH
16#define CONFIG_RAMBOOT_SPIFLASH
17#define CONFIG_SYS_RAMBOOT
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053018#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000019#endif
20
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053021#ifdef CONFIG_NAND
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053022#define CONFIG_SPL_INIT_MINIMAL
Prabhakar Kushwahaafffcb02013-12-11 12:42:11 +053023#define CONFIG_SPL_NAND_BOOT
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053024#define CONFIG_SPL_FLUSH_IMAGE
25#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
26
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053027#define CONFIG_SPL_MAX_SIZE 8192
28#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
29#define CONFIG_SPL_RELOC_STACK 0x00100000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053030#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053031#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
32#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
33#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
34#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000035#endif
36
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +053037#ifdef CONFIG_SPL_BUILD
38#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
39#else
40#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
41#endif
42
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000043/* High Level Configuration Options */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000044
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000045#define CONFIG_ENV_OVERWRITE
46
47#define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on 9131 RDB */
Priyanka Jainf9146bd2013-04-01 12:12:45 +053048#if defined(CONFIG_SYS_CLK_100)
49#define CONFIG_SYS_CLK_FREQ 100000000 /* SYSCLK for 9131 RDB */
50#else
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000051#define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for 9131 RDB */
Priyanka Jainf9146bd2013-04-01 12:12:45 +053052#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000053
54#define CONFIG_HWCONFIG
55/*
56 * These can be toggled for performance analysis, otherwise use default.
57 */
58#define CONFIG_L2_CACHE /* toggle L2 cache */
59#define CONFIG_BTB /* enable branch predition */
60
61#define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
62#define CONFIG_SYS_MEMTEST_END 0x01ffffff
63
64/* DDR Setup */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000065#undef CONFIG_SYS_DDR_RAW_TIMING
66#undef CONFIG_DDR_SPD
67#define CONFIG_SYS_SPD_BUS_NUM 0
68#define SPD_EEPROM_ADDRESS 0x52 /* I2C access */
69
70#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
71
72#ifndef __ASSEMBLY__
73extern unsigned long get_sdram_size(void);
74#endif
75#define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
76#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
77#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
78
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +000079#define CONFIG_DIMM_SLOTS_PER_CTLR 1
80#define CONFIG_CHIP_SELECTS_PER_CTRL 1
81
82#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
83#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
84#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
85
86#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
87#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
88#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
89#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
90
91#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
92#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
93#define CONFIG_SYS_DDR_RCW_1 0x00000000
94#define CONFIG_SYS_DDR_RCW_2 0x00000000
95#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
96#define CONFIG_SYS_DDR_CONTROL_2 0x24401000
97#define CONFIG_SYS_DDR_TIMING_4 0x00000001
98#define CONFIG_SYS_DDR_TIMING_5 0x02401400
99
100#define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
101#define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
102#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
103#define CONFIG_SYS_DDR_TIMING_2_800 0x0fa888cf
104#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
105#define CONFIG_SYS_DDR_MODE_1_800 0x00441420
106#define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
107#define CONFIG_SYS_DDR_INTERVAL_800 0x0c300100
108#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
109
110/*
111 * Base addresses -- Note these are effective addresses where the
112 * actual resources get mapped (not physical addresses)
113 */
114/* relocated CCSRBAR */
115#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
116#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
117
118#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */
119 /* CONFIG_SYS_IMMR */
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530120/* DSP CCSRBAR */
121#define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
122#define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000123
124/*
125 * Memory map
126 *
127 * 0x0000_0000 0x3FFF_FFFF DDR 1G cacheable
128 * 0x8800_0000 0x8810_0000 IFC internal SRAM 1M
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530129 * 0xB000_0000 0xB0FF_FFFF DSP core M2 memory 16M
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000130 * 0xC100_0000 0xC13F_FFFF MAPLE-2F 4M
131 * 0xC1F0_0000 0xC1F3_FFFF PA L2 SRAM Region 0 256K
132 * 0xC1F8_0000 0xC1F9_FFFF PA L2 SRAM Region 1 128K
133 * 0xFED0_0000 0xFED0_3FFF SEC Secured RAM 16K
Priyanka Jainf81e8b22013-04-04 09:31:54 +0530134 * 0xFF60_0000 0xFF6F_FFFF DSP CCSR 1M
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000135 * 0xFF70_0000 0xFF7F_FFFF PA CCSR 1M
136 * 0xFF80_0000 0xFFFF_FFFF Boot Page & NAND flash buffer 8M
137 *
138 */
139
140/*
141 * IFC Definitions
142 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000143
144/* NAND Flash on IFC */
145#define CONFIG_SYS_NAND_BASE 0xff800000
146#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
147
148#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
149 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit*/ \
150 | CSPR_MSEL_NAND /* MSEL = NAND */ \
151 | CSPR_V)
152#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
153
154#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
155 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
156 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
157 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
158 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
159 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
160 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
161
162/* NAND Flash Timing Params */
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530163#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
164 | FTIM0_NAND_TWP(0x05) \
165 | FTIM0_NAND_TWCHT(0x02) \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000166 | FTIM0_NAND_TWH(0x04))
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530167#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1C) \
168 | FTIM1_NAND_TWBE(0x1E) \
169 | FTIM1_NAND_TRR(0x07) \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000170 | FTIM1_NAND_TRP(0x05))
171#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
172 | FTIM2_NAND_TREH(0x04) \
Prabhakar Kushwaha1cf874a2013-09-10 17:33:12 +0530173 | FTIM2_NAND_TWHRE(0x11))
174#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000175
176#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
177#define CONFIG_SYS_MAX_NAND_DEVICE 1
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000178#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
179
180#define CONFIG_SYS_NAND_DDR_LAW 11
181
182/* Set up IFC registers for boot location NAND */
183#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
184#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
185#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
186#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
187#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
188#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
189#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
190
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000191#define CONFIG_SYS_INIT_RAM_LOCK
192#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
York Sun515fbb42016-04-06 13:22:10 -0700193#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* End of used area in RAM */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000194
York Sun515fbb42016-04-06 13:22:10 -0700195#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000196 - GENERATED_GBL_DATA_SIZE)
197#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
198
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530199#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000200#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
201
202/* Serial Port */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000203#undef CONFIG_SERIAL_SOFTWARE_FIFO
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000204#define CONFIG_SYS_NS16550_SERIAL
205#define CONFIG_SYS_NS16550_REG_SIZE 1
206#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530207#ifdef CONFIG_SPL_BUILD
208#define CONFIG_NS16550_MIN_FUNCTIONS
209#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000210
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000211#define CONFIG_SYS_BAUDRATE_TABLE \
212 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
213
214#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
215
Heiko Schocherf2850742012-10-24 13:48:22 +0200216#define CONFIG_SYS_I2C
217#define CONFIG_SYS_I2C_FSL
218#define CONFIG_SYS_FSL_I2C_SPEED 400000
219#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
220#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000221
222/* I2C EEPROM */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000223#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
224#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
225#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
226
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000227/* eSPI - Enhanced SPI */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000228
229#if defined(CONFIG_TSEC_ENET)
230
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000231#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
232#define CONFIG_TSEC1 1
233#define CONFIG_TSEC1_NAME "eTSEC1"
234#define CONFIG_TSEC2 1
235#define CONFIG_TSEC2_NAME "eTSEC2"
236
237#define TSEC1_PHY_ADDR 0
238#define TSEC2_PHY_ADDR 3
239
240#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
241#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
242
243#define TSEC1_PHYIDX 0
244
245#define TSEC2_PHYIDX 0
246
247#define CONFIG_ETHPRIME "eTSEC1"
248
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000249#endif /* CONFIG_TSEC_ENET */
250
251/*
252 * Environment
253 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000254#if defined(CONFIG_RAMBOOT_SPIFLASH)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000255#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
256#define CONFIG_ENV_SECT_SIZE 0x10000
257#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530258#elif defined(CONFIG_NAND)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530259#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530260#define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530261#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
262#elif defined(CONFIG_SYS_RAMBOOT)
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000263#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Prabhakar Kushwahabc84b5e2013-04-16 13:28:25 +0530264#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000265#endif
266
267#define CONFIG_LOADS_ECHO /* echo on for serial download */
268#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
269
270/*
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000271 * Miscellaneous configurable options
272 */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000273#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000274
275#if defined(CONFIG_CMD_KGDB)
276#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
277#else
278#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
279#endif
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000280#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000281
282/*
283 * For booting Linux, the board info and command line data
284 * have to be in the first 64 MB of memory, since this is
285 * the maximum mapped by the Linux kernel during initialization.
286 */
287#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
288#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
289
290#if defined(CONFIG_CMD_KGDB)
291#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000292#endif
293
Tom Riniceed5d22017-05-12 22:33:27 -0400294#ifdef CONFIG_USB_EHCI_HCD
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000295#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
296#define CONFIG_USB_EHCI_FSL
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000297#define CONFIG_HAS_FSL_DR_USB
298#endif
299
300/*
Ashish Kumarc4570202014-10-07 18:02:23 +0530301 * Dynamic MTD Partition support with mtdparts
302 */
Ashish Kumarc4570202014-10-07 18:02:23 +0530303
304/*
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000305 * Environment Configuration
306 */
307
308#if defined(CONFIG_TSEC_ENET)
309#define CONFIG_HAS_ETH0
310#endif
311
Mario Six790d8442018-03-28 14:38:20 +0200312#define CONFIG_HOSTNAME "BSC9131rdb"
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000313#define CONFIG_ROOTPATH "/opt/nfsroot"
314#define CONFIG_BOOTFILE "uImage"
315#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
316
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000317#define CONFIG_EXTRA_ENV_SETTINGS \
318 "netdev=eth0\0" \
319 "uboot=" CONFIG_UBOOTPATH "\0" \
320 "loadaddr=1000000\0" \
321 "bootfile=uImage\0" \
322 "consoledev=ttyS0\0" \
323 "ramdiskaddr=2000000\0" \
324 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500325 "fdtaddr=1e00000\0" \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000326 "fdtfile=bsc9131rdb.dtb\0" \
327 "bdev=sda1\0" \
328 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
Priyanka Jain20732df2013-04-04 14:40:32 +0530329 "bootm_size=0x37000000\0" \
330 "othbootargs=ramdisk_size=600000 " \
331 "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \
Prabhakar Kushwaha63956d52012-04-24 20:17:15 +0000332 "usbext2boot=setenv bootargs root=/dev/ram rw " \
333 "console=$consoledev,$baudrate $othbootargs; " \
334 "usb start;" \
335 "ext2load usb 0:4 $loadaddr $bootfile;" \
336 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
337 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
338 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
339
340#define CONFIG_RAMBOOTCOMMAND \
341 "setenv bootargs root=/dev/ram rw " \
342 "console=$consoledev,$baudrate $othbootargs; " \
343 "tftp $ramdiskaddr $ramdiskfile;" \
344 "tftp $loadaddr $bootfile;" \
345 "tftp $fdtaddr $fdtfile;" \
346 "bootm $loadaddr $ramdiskaddr $fdtaddr"
347
348#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
349
350#endif /* __CONFIG_H */