blob: d540f334f511603283f08ac7e187006010695f13 [file] [log] [blame]
Michal Simek278a5382021-10-14 19:07:52 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * dts file for Xilinx ZynqMP DLC21 revA
4 *
5 * (C) Copyright 2019 - 2021, Xilinx, Inc.
6 *
Michal Simeka8c94362023-07-10 14:35:49 +02007 * Michal Simek <michal.simek@amd.com>
Michal Simek278a5382021-10-14 19:07:52 +02008 */
9/dts-v1/;
10
11#include "zynqmp.dtsi"
12#include "zynqmp-clk-ccf.dtsi"
13#include <dt-bindings/gpio/gpio.h>
14#include <dt-bindings/phy/phy.h>
Michal Simek278a5382021-10-14 19:07:52 +020015
16/ {
17 model = "Smartlynq+ DLC21 RevA";
18 compatible = "xlnx,zynqmp-dlc21-revA", "xlnx,zynqmp-dlc21",
19 "xlnx,zynqmp";
20
21 aliases {
22 ethernet0 = &gem0;
23 gpio0 = &gpio;
24 i2c0 = &i2c0;
25 mmc0 = &sdhci0;
26 mmc1 = &sdhci1;
27 rtc0 = &rtc;
28 serial0 = &uart0;
29 serial2 = &dcc;
30 usb0 = &usb0;
31 usb1 = &usb1;
32 spi0 = &spi0;
33 nvmem0 = &eeprom;
34 };
35
36 chosen {
37 bootargs = "earlycon";
38 stdout-path = "serial0:115200n8";
39 };
40
41 memory@0 {
42 device_type = "memory";
43 reg = <0 0 0 0x80000000>, <0x8 0 0x3 0x80000000>;
44 };
45
Michal Simeke3157622024-01-08 10:24:45 +010046 si5332_1: si5332-1 { /* clk0_sgmii - u142 */
Michal Simek278a5382021-10-14 19:07:52 +020047 compatible = "fixed-clock";
48 #clock-cells = <0>;
49 clock-frequency = <125000000>;
50 };
51
Michal Simeke3157622024-01-08 10:24:45 +010052 si5332_2: si5332-2 { /* clk1_usb - u142 */
Michal Simek278a5382021-10-14 19:07:52 +020053 compatible = "fixed-clock";
54 #clock-cells = <0>;
55 clock-frequency = <26000000>;
56 };
57};
58
59&sdhci0 { /* emmc MIO 13-23 - with some settings 16GB */
60 status = "okay";
61 non-removable;
62 disable-wp;
Paul Alvina1398f02024-09-25 09:03:13 +020063 no-sd;
64 no-sdio;
65 cap-mmc-hw-reset;
Michal Simek278a5382021-10-14 19:07:52 +020066 bus-width = <8>;
Michal Simeka436a4c2023-09-11 16:10:46 +020067 xlnx,mio-bank = <0>;
Michal Simek278a5382021-10-14 19:07:52 +020068};
69
70&sdhci1 { /* sd1 MIO45-51 cd in place */
71 status = "okay";
72 no-1-8-v;
73 disable-wp;
Michal Simeka436a4c2023-09-11 16:10:46 +020074 xlnx,mio-bank = <1>;
Michal Simek278a5382021-10-14 19:07:52 +020075};
76
77&psgtr {
78 status = "okay";
79 /* sgmii, usb3 */
80 clocks = <&si5332_1>, <&si5332_2>;
81 clock-names = "ref0", "ref1";
82};
83
84&uart0 { /* uart0 MIO38-39 */
85 status = "okay";
Simon Glassd3a98cb2023-02-13 08:56:33 -070086 bootph-all;
Michal Simek278a5382021-10-14 19:07:52 +020087};
88
89&gem0 {
90 status = "okay";
91 phy-handle = <&phy0>;
92 phy-mode = "sgmii"; /* DTG generates this properly 1512 */
Michal Simek0641df72023-09-22 12:35:36 +020093 mdio: mdio {
94 #address-cells = <1>;
95 #size-cells = <0>;
96 /* reset-gpios = <&gpio 142 GPIO_ACTIVE_LOW>; */
97 phy0: ethernet-phy@0 {
98 reg = <0>;
99 };
Michal Simek278a5382021-10-14 19:07:52 +0200100 };
101};
102
103&gpio {
104 status = "okay";
105 gpio-line-names = "", "", "", "", "", /* 0 - 4 */
106 "", "", "", "", "", /* 5 - 9 */
107 "", "", "", "EMMC_DAT0", "EMMC_DAT1", /* 10 - 14 */
108 "EMMC_DAT2", "EMMC_DAT3", "EMMC_DAT4", "EMMC_DAT5", "EMMC_DAT6", /* 15 - 19 */
109 "EMMC_DAT7", "EMMC_CMD", "EMMC_CLK", "EMMC_RST_B", "", /* 20 - 24 */
110 "", "DISP_SCL", "DISP_DC_B", "DISP_RES_B", "DISP_CS_B", /* 25 - 29 */
111 "", "DISP_SDI", "SYSTEM_RST_R_B", "", "I2C0_SCL", /* 30 - 34 */
112 "I2C0_SDA", "", "", "UART0_RXD_IN", "UART0_TXD_OUT", /* 35 - 39 */
113 "", "", "ETH_RESET_B", "", "", /* 40 - 44 */
114 "SD1_CD_B", "SD1_DATA0", "SD1_DATA1", "SD1_DATA2", "SD1_DATA3", /* 45 - 49 */
115 "SD1_CMD", "SD1_CLK", "USB0_CLK", "USB0_DIR", "USB0_DATA2", /* 50 - 54 */
116 "USB0_NXT", "USB0_DATA0", "USB0_DATA1", "USB0_STP", "USB0_DATA3", /* 55 - 59 */
117 "USB0_DATA4", "USB0_DATA5", "USB0_DATA6", "USB0_DATA7", "USB1_CLK", /* 60 - 64 */
118 "USB1_DIR", "USB1_DATA2", "USB1_NXT", "USB1_DATA0", "USB1_DATA1", /* 65 - 69 */
119 "USB1_STP", "USB1_DATA3", "USB1_DATA4", "USB1_DATA5", "USB1_DATA6", /* 70 - 74 */
120 "USB1_DATA7", "ETH_MDC", "ETH_MDIO", /* 75 - 77, MIO end and EMIO start */
121 "", "", /* 78 - 79 */
122 "", "", "", "", "", /* 80 - 84 */
Michal Simeka8c5ce42024-09-13 11:28:46 +0200123 "", "", "", "", "", /* 85 - 89 */
Michal Simek278a5382021-10-14 19:07:52 +0200124 "", "", "", "", "", /* 90 - 94 */
125 "", "VCCO_500_RBIAS", "VCCO_501_RBIAS", "VCCO_502_RBIAS", "VCCO_500_RBIAS_LED", /* 95 - 99 */
126 "VCCO_501_RBIAS_LED", "VCCO_502_RBIAS_LED", "SYSCTLR_VCCINT_EN", "SYSCTLR_VCC_IO_SOC_EN", "SYSCTLR_VCC_PMC_EN", /* 100 - 104 */
127 "", "", "", "", "", /* 105 - 109 */
128 "SYSCTLR_VCCO_500_EN", "SYSCTLR_VCCO_501_EN", "SYSCTLR_VCCO_502_EN", "SYSCTLR_VCCO_503_EN", "SYSCTLR_VCC1V8_EN", /* 110 - 114 */
129 "SYSCTLR_VCC3V3_EN", "SYSCTLR_VCC1V2_DDR4_EN", "SYSCTLR_VCC1V1_LP4_EN", "SYSCTLR_VDD1_1V8_LP4_EN", "SYSCTLR_VADJ_FMC_EN", /* 115 - 119 */
130 "", "", "", "SYSCTLR_UTIL_1V13_EN", "SYSCTLR_UTIL_1V8_EN", /* 120 - 124 */
131 "SYSCTLR_UTIL_2V5_EN", "", "", "", "", /* 125 - 129 */
132 "", "", "SYSCTLR_USBC_SBU1", "SYSCTLR_USBC_SBU2", "", /* 130 - 134 */
133 "", "SYSCTLR_MIC2005_EN_B", "SYSCTLR_MIC2005_FAULT_B", "SYSCTLR_TUSB320_INT_B", "SYSCTLR_TUSB320_ID", /* 135 - 139 */
134 "", "", "SYSCTLR_ETH_RESET_B", "", "", /* 140 - 144 */
135 "", "", "", "", "", /* 145 - 149 */
136 "", "", "", "", "", /* 150 - 154 */
137 "", "", "", "", "", /* 155 - 159 */
138 "", "", "", "", "", /* 160 - 164 */
139 "", "", "", "", "", /* 165 - 169 */
Michal Simekfdf3fc62023-07-10 14:37:31 +0200140 "", "", "", ""; /* 170 - 173 */
Michal Simek278a5382021-10-14 19:07:52 +0200141};
142
143&i2c0 { /* MIO34/35 */
144 status = "okay";
145 clock-frequency = <400000>;
146
147 jtag_vref: mcp4725@62 {
148 compatible = "microchip,mcp4725";
149 reg = <0x62>;
150 vref-millivolt = <3300>;
151 };
152
153 eeprom: eeprom@50 { /* u46 */
154 compatible = "atmel,24c32";
155 reg = <0x50>;
156 };
157 /* u138 - TUSB320IRWBR - for USB-C */
158};
159
Michal Simek278a5382021-10-14 19:07:52 +0200160&usb0 {
161 status = "okay";
Michal Simek278a5382021-10-14 19:07:52 +0200162};
163
164&dwc3_0 {
165 status = "okay";
166 dr_mode = "peripheral";
167 snps,dis_u2_susphy_quirk;
168 snps,dis_u3_susphy_quirk;
169 maximum-speed = "super-speed";
170 phy-names = "usb3-phy";
171 phys = <&psgtr 1 PHY_TYPE_USB3 0 1>;
172};
173
174&usb1 {
175 status = "disabled"; /* Any unknown issue with USB-C */
Michal Simek278a5382021-10-14 19:07:52 +0200176};
177
178&dwc3_1 {
179 /delete-property/ phy-names ;
180 /delete-property/ phys ;
181 dr_mode = "host";
182 maximum-speed = "high-speed";
183 snps,dis_u2_susphy_quirk ;
184 snps,dis_u3_susphy_quirk ;
185 status = "okay";
186};
187
188&xilinx_ams {
189 status = "okay";
190};
191
192&ams_ps {
193 status = "okay";
194};
195
196&ams_pl {
197 status = "okay";
198};
199
200&spi0 {
201 status = "okay";
202 is-decoded-cs = <0>;
203 num-cs = <1>;
Simon Glassd3a98cb2023-02-13 08:56:33 -0700204 bootph-all;
Michal Simek278a5382021-10-14 19:07:52 +0200205 displayspi@0 {
206 compatible = "syncoam,seps525";
Simon Glassd3a98cb2023-02-13 08:56:33 -0700207 bootph-all;
Michal Simek278a5382021-10-14 19:07:52 +0200208 reg = <0>;
209 status = "okay";
210 spi-max-frequency = <10000000>;
211 spi-cpol;
212 spi-cpha;
213 rotate = <0>;
214 fps = <50>;
215 buswidth = <8>;
216 txbuflen = <64000>;
217 reset-gpios = <&gpio 0x1c GPIO_ACTIVE_LOW>;
218 dc-gpios = <&gpio 0x1b GPIO_ACTIVE_HIGH>;
219 debug = <0>;
220 };
221};