blob: e825270de8a25bb3d8a2163149fe3af054283f6b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ilko Iliev8b954a92009-04-16 21:30:48 +02002/*
3 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Ilko Iliev8b954a92009-04-16 21:30:48 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 * Ilko Iliev <www.ronetix.at>
7 *
Ilko Ilieva0fe3182021-04-23 15:41:34 +02008 * Configuration settings for the RONETIX PM9263 board.
Ilko Iliev8b954a92009-04-16 21:30:48 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Asen Dimove1002e22011-06-08 22:01:16 +000014/*
15 * SoC must be defined first, before hardware.h is included.
16 * In this case SoC is defined in boards.cfg.
17 */
18#include <asm/hardware.h>
19
Ilko Iliev8b954a92009-04-16 21:30:48 +020020/* ARM asynchronous clock */
Ilko Iliev8b954a92009-04-16 21:30:48 +020021
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020022#define MASTER_PLL_DIV 6
23#define MASTER_PLL_MUL 65
Ilko Iliev8b954a92009-04-16 21:30:48 +020024#define MAIN_PLL_DIV 2 /* 2 or 4 */
Achim Ehrlich443873d2010-02-24 10:29:16 +010025#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000
Asen Dimove1002e22011-06-08 22:01:16 +000026#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
Ilko Iliev8b954a92009-04-16 21:30:48 +020027
Asen Dimove1002e22011-06-08 22:01:16 +000028#define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9263"
Ilko Iliev8b954a92009-04-16 21:30:48 +020029
Asen Dimov9fdb39b2011-10-31 08:54:20 +000030#define CONFIG_MACH_TYPE MACH_TYPE_PM9263
31
Ilko Iliev8b954a92009-04-16 21:30:48 +020032/* clocks */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020033#define CONFIG_SYS_MOR_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +030034 (AT91_PMC_MOR_MOSCEN | \
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020035 (255 << 8)) /* Main Oscillator Start-up Time */
36#define CONFIG_SYS_PLLAR_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +030037 (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \
38 AT91_PMC_PLLXR_OUT(3) | \
39 AT91_PMC_PLLXR_PLLCOUNT(0x3f) | /* PLL Counter */\
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020040 (2 << 28) | /* PLL Clock Frequency Range */ \
41 ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
Ilko Iliev8b954a92009-04-16 21:30:48 +020042
43#if (MAIN_PLL_DIV == 2)
44/* PCK/2 = MCK Master Clock from PLLA */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020045#define CONFIG_SYS_MCKR1_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +030046 (AT91_PMC_MCKR_CSS_SLOW | \
47 AT91_PMC_MCKR_PRES_1 | \
48 AT91_PMC_MCKR_MDIV_2)
Ilko Iliev8b954a92009-04-16 21:30:48 +020049/* PCK/2 = MCK Master Clock from PLLA */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020050#define CONFIG_SYS_MCKR2_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +030051 (AT91_PMC_MCKR_CSS_PLLA | \
52 AT91_PMC_MCKR_PRES_1 | \
53 AT91_PMC_MCKR_MDIV_2)
Ilko Iliev8b954a92009-04-16 21:30:48 +020054#else
55/* PCK/4 = MCK Master Clock from PLLA */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020056#define CONFIG_SYS_MCKR1_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +030057 (AT91_PMC_MCKR_CSS_SLOW | \
58 AT91_PMC_MCKR_PRES_1 | \
59 AT91_PMC_MCKR_MDIV_4)
Ilko Iliev8b954a92009-04-16 21:30:48 +020060/* PCK/4 = MCK Master Clock from PLLA */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020061#define CONFIG_SYS_MCKR2_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +030062 (AT91_PMC_MCKR_CSS_PLLA | \
63 AT91_PMC_MCKR_PRES_1 | \
64 AT91_PMC_MCKR_MDIV_4)
Ilko Iliev8b954a92009-04-16 21:30:48 +020065#endif
66/* define PDC[31:16] as DATA[31:16] */
67#define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
68/* no pull-up for D[31:16] */
69#define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
70/* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020071#define CONFIG_SYS_MATRIX_EBI0CSA_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +030072 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
73 AT91_MATRIX_CSA_EBI_CS1A)
Ilko Iliev8b954a92009-04-16 21:30:48 +020074
75/* SDRAM */
76/* SDRAMC_MR Mode register */
77#define CONFIG_SYS_SDRC_MR_VAL1 0
78/* SDRAMC_TR - Refresh Timer register */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020079#define CONFIG_SYS_SDRC_TR_VAL1 0x3AA
80/* SDRAMC_CR - Configuration register*/
81#define CONFIG_SYS_SDRC_CR_VAL \
82 (AT91_SDRAMC_NC_9 | \
83 AT91_SDRAMC_NR_13 | \
84 AT91_SDRAMC_NB_4 | \
85 AT91_SDRAMC_CAS_2 | \
86 AT91_SDRAMC_DBW_32 | \
87 (2 << 8) | /* tWR - Write Recovery Delay */ \
88 (7 << 12) | /* tRC - Row Cycle Delay */ \
89 (2 << 16) | /* tRP - Row Precharge Delay */ \
90 (2 << 20) | /* tRCD - Row to Column Delay */ \
91 (5 << 24) | /* tRAS - Active to Precharge Delay */ \
92 (8 << 28)) /* tXSR - Exit Self Refresh to Active Delay */
93
Ilko Iliev8b954a92009-04-16 21:30:48 +020094/* Memory Device Register -> SDRAM */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020095#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
96#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
Ilko Iliev8b954a92009-04-16 21:30:48 +020097#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +020098#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
Ilko Iliev8b954a92009-04-16 21:30:48 +020099#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
100#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
101#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
102#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
103#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
104#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
105#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
106#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +0200107#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
Ilko Iliev8b954a92009-04-16 21:30:48 +0200108#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +0200109#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
Ilko Iliev8b954a92009-04-16 21:30:48 +0200110#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
111#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
112#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
113
114/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +0200115#define CONFIG_SYS_SMC0_SETUP0_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +0300116 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
117 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +0200118#define CONFIG_SYS_SMC0_PULSE0_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +0300119 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
120 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +0200121#define CONFIG_SYS_SMC0_CYCLE0_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +0300122 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +0200123#define CONFIG_SYS_SMC0_MODE0_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +0300124 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
125 AT91_SMC_MODE_DBW_16 | \
126 AT91_SMC_MODE_TDF | \
127 AT91_SMC_MODE_TDF_CYCLE(6))
Ilko Iliev8b954a92009-04-16 21:30:48 +0200128
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +0200129/* user reset enable */
130#define CONFIG_SYS_RSTC_RMR_VAL \
131 (AT91_RSTC_KEY | \
Asen Dimove7480ad2010-04-19 14:18:43 +0300132 AT91_RSTC_CR_PROCRST | \
133 AT91_RSTC_MR_ERSTL(1) | \
134 AT91_RSTC_MR_ERSTL(2))
Ilko Iliev8b954a92009-04-16 21:30:48 +0200135
Jean-Christophe PLAGNIOL-VILLARD0ae32d92009-06-12 21:20:38 +0200136/* Disable Watchdog */
137#define CONFIG_SYS_WDTC_WDMR_VAL \
Asen Dimove7480ad2010-04-19 14:18:43 +0300138 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
139 AT91_WDT_MR_WDV(0xfff) | \
140 AT91_WDT_MR_WDDIS | \
141 AT91_WDT_MR_WDD(0xfff))
Ilko Iliev8b954a92009-04-16 21:30:48 +0200142
143#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
144#define CONFIG_SETUP_MEMORY_TAGS 1
145#define CONFIG_INITRD_TAG 1
146
147#undef CONFIG_SKIP_LOWLEVEL_INIT
Ilko Iliev8b954a92009-04-16 21:30:48 +0200148#define CONFIG_USER_LOWLEVEL_INIT 1
149
150/*
151 * Hardware drivers
152 */
Ilko Iliev8b954a92009-04-16 21:30:48 +0200153/* LCD */
Ilko Iliev8b954a92009-04-16 21:30:48 +0200154#define LCD_BPP LCD_COLOR8
155#define CONFIG_LCD_LOGO 1
156#undef LCD_TEST_PATTERN
157#define CONFIG_LCD_INFO 1
158#define CONFIG_LCD_INFO_BELOW_LOGO 1
Ilko Iliev8b954a92009-04-16 21:30:48 +0200159#define CONFIG_ATMEL_LCD 1
160#define CONFIG_ATMEL_LCD_BGR555 1
Ilko Iliev8b954a92009-04-16 21:30:48 +0200161
162#define CONFIG_LCD_IN_PSRAM 1
163
Ilko Iliev8b954a92009-04-16 21:30:48 +0200164/*
165 * BOOTP options
166 */
167#define CONFIG_BOOTP_BOOTFILESIZE 1
Ilko Iliev8b954a92009-04-16 21:30:48 +0200168
Ilko Iliev8b954a92009-04-16 21:30:48 +0200169/* SDRAM */
Ilko Iliev8b954a92009-04-16 21:30:48 +0200170#define PHYS_SDRAM 0x20000000
171#define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
172
Ilko Iliev8b954a92009-04-16 21:30:48 +0200173/* NOR flash, if populated */
Ilko Iliev8b954a92009-04-16 21:30:48 +0200174#define PHYS_FLASH_1 0x10000000
175#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
176#define CONFIG_SYS_MAX_FLASH_SECT 256
177#define CONFIG_SYS_MAX_FLASH_BANKS 1
178
179/* NAND flash */
180#ifdef CONFIG_CMD_NAND
Ilko Iliev8b954a92009-04-16 21:30:48 +0200181#define CONFIG_SYS_MAX_NAND_DEVICE 1
182#define CONFIG_SYS_NAND_BASE 0x40000000
183#define CONFIG_SYS_NAND_DBW_8 1
184/* our ALE is AD21 */
185#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
186/* our CLE is AD22 */
187#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Andreas Bießmanna4c24d32013-11-29 12:13:45 +0100188#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(15)
189#define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PB(30)
Wolfgang Denk1f797742009-07-18 21:52:24 +0200190
Ilko Iliev8b954a92009-04-16 21:30:48 +0200191#endif
192
Ilko Iliev8b954a92009-04-16 21:30:48 +0200193#define CONFIG_JFFS2_NAND 1
194#define CONFIG_JFFS2_DEV "nand0" /* NAND device jffs2 lives on */
195#define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */
196#define CONFIG_JFFS2_PART_SIZE (256 * 1024 * 1024) /* partition size*/
197
198/* PSRAM */
199#define PHYS_PSRAM 0x70000000
200#define PHYS_PSRAM_SIZE 0x00400000 /* 4MB */
Asen Dimove7480ad2010-04-19 14:18:43 +0300201/* Slave EBI1, PSRAM connected */
202#define CONFIG_PSRAM_SCFG (AT91_MATRIX_SCFG_ARBT_FIXED_PRIORITY | \
203 AT91_MATRIX_SCFG_FIXED_DEFMSTR(5) | \
204 AT91_MATRIX_SCFG_DEFMSTR_TYPE_FIXED | \
205 AT91_MATRIX_SCFG_SLOT_CYCLE(255))
Ilko Iliev8b954a92009-04-16 21:30:48 +0200206
Ilko Iliev8b954a92009-04-16 21:30:48 +0200207/* USB */
208#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +0800209#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Ilko Iliev8b954a92009-04-16 21:30:48 +0200210#define CONFIG_USB_OHCI_NEW 1
Ilko Iliev8b954a92009-04-16 21:30:48 +0200211#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
212#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
213#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
214#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Ilko Iliev8b954a92009-04-16 21:30:48 +0200215
216#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
217
Ilko Iliev8b954a92009-04-16 21:30:48 +0200218#define CONFIG_SYS_USE_FLASH 1
219#undef CONFIG_SYS_USE_DATAFLASH
220#undef CONFIG_SYS_USE_NANDFLASH
221
222#ifdef CONFIG_SYS_USE_DATAFLASH
223
224/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Wenyou.Yang@microchip.comdabf8552017-07-21 14:04:47 +0800225#define CONFIG_BOOTCOMMAND "sf probe 0; " \
226 "sf read 0x22000000 0x84000 0x294000; " \
227 "bootm 0x22000000"
Ilko Iliev8b954a92009-04-16 21:30:48 +0200228
229#elif defined(CONFIG_SYS_USE_NANDFLASH) /* CFG_USE_NANDFLASH */
230
231/* bootstrap + u-boot + env + linux in nandflash */
Ilko Iliev8b954a92009-04-16 21:30:48 +0200232#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm"
Ilko Iliev8b954a92009-04-16 21:30:48 +0200233
234#elif defined(CONFIG_SYS_USE_FLASH) /* CFG_USE_FLASH */
Ilko Iliev8b954a92009-04-16 21:30:48 +0200235/* JFFS Partition offset set */
236#define CONFIG_SYS_JFFS2_FIRST_BANK 0
237#define CONFIG_SYS_JFFS2_NUM_BANKS 1
238
239/* 512k reserved for u-boot */
240#define CONFIG_SYS_JFFS2_FIRST_SECTOR 11
241
242#define CONFIG_BOOTCOMMAND "run flashboot"
Joe Hershberger257ff782011-10-13 13:03:47 +0000243#define CONFIG_ROOTPATH "/ronetix/rootfs"
Ilko Iliev8b954a92009-04-16 21:30:48 +0200244
245#define CONFIG_CON_ROT "fbcon=rotate:3 "
Ilko Iliev8b954a92009-04-16 21:30:48 +0200246
Ilko Iliev8b954a92009-04-16 21:30:48 +0200247#define CONFIG_EXTRA_ENV_SETTINGS \
Tom Rini5ad8e112017-10-22 17:55:07 -0400248 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
249 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Ilko Iliev8b954a92009-04-16 21:30:48 +0200250 "partition=nand0,0\0" \
251 "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \
252 "nfsargs=setenv bootargs root=/dev/nfs rw " \
253 CONFIG_CON_ROT \
254 "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \
255 "addip=setenv bootargs $(bootargs) " \
256 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\
257 ":$(hostname):eth0:off\0" \
258 "ramboot=tftpboot 0x22000000 vmImage;" \
259 "run ramargs;run addip;bootm 22000000\0" \
260 "nfsboot=tftpboot 0x22000000 vmImage;" \
261 "run nfsargs;run addip;bootm 22000000\0" \
262 "flashboot=run ramargs;run addip;bootm 0x10050000\0" \
263 ""
264
265#else
266#error "Undefined memory device"
267#endif
268
Ilko Iliev8b954a92009-04-16 21:30:48 +0200269/*
270 * Size of malloc() pool
271 */
272#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000)
Ilko Iliev8b954a92009-04-16 21:30:48 +0200273
Asen Dimov84ea97c2010-12-12 12:41:59 +0200274#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
Wenyou.Yang@microchip.comdabf8552017-07-21 14:04:47 +0800275#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - \
Asen Dimov84ea97c2010-12-12 12:41:59 +0200276 GENERATED_GBL_DATA_SIZE)
277
Ilko Iliev8b954a92009-04-16 21:30:48 +0200278#endif